# Fully Homomorphic Encryption for RAMs

Ariel Hamlin<sup>\*</sup>

 $Justin Holmgren^{\dagger} \qquad Mor Weiss^{\ddagger}$ 

Daniel Wichs<sup>§</sup>

June 17, 2019

#### Abstract

We initiate the study of fully homomorphic encryption for RAMs (RAM-FHE). This is a public-key encryption scheme where, given an encryption of a large database D, anybody can efficiently compute an encryption of P(D) for an arbitrary RAM program P. The running time over the encrypted data should be as close as possible to the worst case running time of P, which may be sub-linear in the data size.

A central difficulty in constructing a RAM-FHE scheme is hiding the sequence of memory addresses accessed by P. This is particularly problematic because an adversary may homomorphically evaluate many programs over the same ciphertext, therefore effectively "rewinding" any mechanism for making memory accesses oblivious.

We identify a necessary prerequisite towards constructing RAM-FHE that we call rewindable oblivious RAM (rewindable ORAM), which provides security even in this strong adversarial setting. We show how to construct rewindable ORAM using symmetric-key doubly efficient PIR (SK-DEPIR) (Canetti-Holmgren-Richelson, Boyle-Ishai-Pass-Wootters: TCC '17). We then show how to use rewindable ORAM, along with virtual black-box (VBB) obfuscation for specific circuits, to construct RAM-FHE. The latter primitive can be heuristically instantiated using existing indistinguishability obfuscation candidates. Overall, we obtain a RAM-FHE scheme where the multiplicative overhead in running time is polylogarithmic in the database size N. Our basic scheme is single-hop, but we also extend it to obtain multi-hop RAM-FHE with overhead  $N^{\epsilon}$  for arbitrarily small  $\epsilon > 0$ .

We view our work as the first evidence that RAM-FHE is likely to exist.

<sup>\*</sup>Khoury College of Computer Sciences, Northeastern University, Boston, Massachusetts, USA. ahamlin@ccs.neu.edu

<sup>&</sup>lt;sup>†</sup>Department of Computer Science, Princeton University, Princeton, New Jersey, USA. justin.holmgren@princeton.edu

<sup>&</sup>lt;sup>‡</sup>Department of Computer Science, IDC Herzliya, Herzliya, Israel. mor.weiss01@post.idc.ac.il

<sup>&</sup>lt;sup>§</sup>Khoury College of Computer Sciences, Northeastern University, Boston, Massachusetts, USA. wichs@ccs.neu.edu Justin Holmgren is supported in part by the Simons Collaboration on Algorithms and Geometry and by NSF grant CCF-1714779. This research was done in part while affiliated with MIT, supported in part by the NSF MACS project CNS-1413920. Mor Weiss is supported in part by ISF grants 1861/16 and 1399/17, and AFOSR Award FA9550-17-1-0069. Daniel Wichs and Ariel Hamlin are supported by NSF grants CNS-1314722, CNS-1413964, CNS-1750795 and the Alfred P. Sloan Research Fellowship.

# Contents

| 1 | Introduction         1.1       Our Results                                                                                                                                                                                                                                                                                                              | <b>3</b><br>3<br>4<br>8                 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| 2 | Preliminaries         2.1       Doubly-Efficient Private Information Retreival (DEPIR)         2.2       Virtual Black-Box (VBB) obfuscation         2.3       Oblivious RAM                                                                                                                                                                            | <b>9</b><br>9<br>10<br>11               |
| 3 | Rewindable Oblivious RAM         3.1       Rewindable ORAM Security         3.2       Rewindable ORAM Constructions         3.2.1       ISR-ORAM from ORAM and SK-DEPIR         3.2.2       ASR-ORAM from SK-DEPIR and OWFs                                                                                                                             | <b>12</b><br>12<br>14<br>14<br>17       |
| 4 | Definition of RAM-FHE         4.1       Definition of RAM machines       .         4.1.1       Execution Semantics       .         4.2       Single-Hop RAM FHE       .         4.3       Multi-Hop RAM FHE       .                                                                                                                                     |                                         |
| 5 | Road Map Towards Constructing RAM-FHE         5.1       Database-Dependent RAM-VBB Obfuscation         5.2       Database-Dependent RAM-VBB Obfuscation: Constructions         5.2.1       Transcript-Simulatable Database-Dependent RAM-VBB         5.2.2       Address-Simulatable Database-Dependent RAM-VBB                                         | 29<br>30                                |
| 6 | A RAM-FHE Scheme         6.1 Single-Hop RAM-FHE         6.2 Upgrading to a Multi-Hop Scheme         6.2.1 Multi-Hop Transcript-Simulatable RAM-VBB obfuscation         6.2.2 Multi-Hop RAM FHE                                                                                                                                                          | <b>35</b><br>35<br>38<br>39<br>42       |
| 7 | Extensions         7.1       Supporting Variable-Length Scratch Tapes         7.2       Supporting Variable-Length Databases         7.3       Supporting Variable-Length and Long Inputs and RAM Machine Descriptions         7.3.1       The Multi-Hop Setting.         7.3.2       The Single-Hop Setting.         7.4       Supporting Long Outputs | <b>45</b><br>46<br>46<br>47<br>47<br>48 |
| Α | Oblivious RAM for Initially-Empty Databases                                                                                                                                                                                                                                                                                                             | 52                                      |
| В | Rewindable ORAM with a Deterministic Client                                                                                                                                                                                                                                                                                                             | 55                                      |

# 1 Introduction

Fully Homomorphic Encryption. Fully Homomorphic Encryption (FHE), proposed by Rivest, Adleman, and Dertouzos [RAD78], is an extension of standard semantically secure encryption that supports computations "underneath" encryption. That is, given an encryption of some data D, anybody can compute an encryption of P(D) for arbitrary programs P, while D remains computationally hidden. We currently have constructions of FHE schemes based on the Learning With Errors (LWE) assumption (either satisfying a relaxation called "leveled" FHE, or additionally requiring a circular security assumption) [Gen09, BV11].

FHE has proven to be an indispensable tool in the foundational study of cryptography, with wideranging applications including functional encryption [GKP<sup>+</sup>13b], program obfuscation [GGH<sup>+</sup>13], verifiable computation [GGP10, KRR14], cryptographic hash functions [CCH<sup>+</sup>19], and more.

The most immediate use-case of FHE is privately outsourcing computation. A client Alice stores her sensitive database D on an untrusted server, and the server non-interactively executes computations on Alice's behalf (by computing encryptions of P(D) for arbitrary programs P), but learns nothing about D. In known FHE schemes, Alice's work is asymptotically optimal: encrypting her database takes  $|D| \cdot \operatorname{poly}(\lambda)$  work, and decrypting the server's ciphertexts takes  $|P(D)| \cdot \operatorname{poly}(\lambda)$  work. The server's work is also optimal, but with a major caveat: the program P must be represented as a circuit C, and the server's work is then  $|C| \cdot \operatorname{poly}(\lambda)$ .

There has been much work towards making FHE more practical by minimizing the  $poly(\lambda)$  factors [BGH13, GHS12, BGV12, GSW13, GHPS13], but the necessity of representing P as a circuit can lead to a much larger asymptotic loss in efficiency. Indeed, we typically think of programs and their efficiency in the *Random-Access Memory (RAM)* model of computation. Although any RAM program can be converted into a circuit, this may result in a large efficiency loss: in general, a RAM program that runs in time T over a database of size N can be converted into a circuit of size  $\tilde{O}(N + T^2)$  [CR72, PF79]. As a result, for RAM computations running in time  $T \ll N$  (e.g., binary search, whose RAM running time is  $O(\log N)$ ), the circuit conversion can incur an exponential efficiency loss. Even for RAM computations with longer running times T > N, circuit conversion incurs a quadratic overhead, which asymptotically will be more significant than any  $poly(\lambda)$  multiplicative factor. Therefore, it is crucial to ask the question:

Can an FHE scheme "natively" support RAM computations?

#### 1.1 Our Results

**RAM-FHE.** We define and construct two notions of RAM-FHE, which we now informally describe. In both notions, given an encryption  $\hat{D}$  of an N-bit database D, a RAM program P, and a bound T on the running time of P, anyone can obtain an encryption  $\hat{y}$  of P(D) in time roughly T. We note that the bound T on evaluation runtime is necessary for semantic security: if homomorphic evaluation preserved the input-specific running time of P, then one could completely learn D by measuring the time to homomorphically evaluate several carefully chosen programs.

Our basic notion is single-hop, meaning that the output ciphertext  $\hat{y}$ , as well as any changes made to D by P, cannot be meaningfully used by future homomorphic computations. We also consider a multi-hop variant, in which one can homomorphically evaluate a sequence of RAM programs, each of which may read and write to D, with the changes made by each program execution visible to the next.

We give the first evidence that these notions are possible by constructing (single- and multi-hop) RAM-FHE schemes using extremely strong but plausible assumptions. Specifically, we rely on a recent primitive called *Secret Key Doubly-Efficient Private Information Retrieval (SK-DEPIR)*, as well as Virtual Black-Box (VBB) obfuscation for specific circuits. We have candidate SK-DEPIR constructions based on non-standard assumptions related to permuted and noisy Reed-Muller codes [BIPW17, CHR17]. While VBB obfuscation for general circuits is impossible [BGI+01], it appears reasonable to assume that it can be done for most specific circuits and, indeed, any of the candidate constructions of indistinguishability obfuscation (iO) [GMM+16, BMSZ16, MZ18, CVW18, BGMZ18, Agr18, LM18, AJS18] can be used to heuristically instantiate it. We view such use of VBB obfuscation as analogous to the random-oracle heuristic: although it is known to be unsound in general, all examples where it fails tend to be contrived, and natural uses of it appear to be sound.<sup>1</sup>

Our constructions have the following efficiency guarantees:

- In the single-hop setting, encryptions of an N-bit database have size  $poly(\lambda, N)$ , and the cost of homomorphically evaluating a program P with description size |P| and run-time T is  $(T + |P|) \cdot poly(\lambda, \log N)$ .
- In the multi-hop setting, for any constant  $\epsilon > 0$ , ciphertext sizes are  $N^{1+\epsilon} \cdot \mathsf{poly}(\lambda)$  and homomorphic evaluation takes time  $(T + |P|) \cdot N^{\epsilon} \cdot \mathsf{poly}(\lambda)$ .

**Rewindable Oblivious RAM.** As explained in Section 1.2 below, the main difficulty in constructing RAM-FHE is hiding the memory access pattern when the evaluator repeatedly runs different programs on the same initial ciphertext. We abstract this as a strengthening of Oblivious RAM (ORAM) [Gol87, Ost90, GO96] that we call rewindable ORAM, which we believe may be of interest beyond its applications to RAM-FHE. Recall that a standard ORAM scheme allows a client with a small local state k to privately access his own database whose encoding  $\tilde{D}$  is stored on a remote untrusted server. Informally, rewindable ORAM extends this notion to guarantee privacy even when the server can reset the client's state to a previous value.

We construct rewindable ORAM schemes based on any SK-DEPIR scheme. In particular, we do not assume the existence of any type of obfuscator. We obtain different tradeoffs between efficiency and the permissibles type of rewinding attacks, specifically:

- If the server is only allowed to rewind the client to his initial state, then following a poly  $(\lambda, N)$ -time setup, accessing the database costs poly  $(\lambda, \log N)$ .
- If the server is allowed to rewind the client to any previous state, then following an N<sup>1+ε</sup>·poly (λ)-time setup, accessing the database costs N<sup>ε</sup> · poly (λ), for any ε > 0.

# 1.2 Our Techniques

As alluded to above, the main difficulty in constructing RAM-FHE arises from the fact that the *memory access pattern* induced by evaluating P on D may be highly dependent on the database D, whereas the access pattern of the *homomorphic* evaluation of P must hide everything about D. One natural approach towards hiding the access pattern is to force the evaluator to emulate P via an ORAM. However, the RAM-FHE evaluator should be able to evaluate arbitrarily many different programs on the same ciphertex  $\hat{D}$ , and is not required to update his state between executions. This raises the concern that (even a semi-honest) evaluator evaluating two different programs  $P_1, P_2$  on  $\hat{D}$  may potentially deduce non-trivial information about the database D from the correlations between the two memory access patterns during these evaluations. This strategy corresponds to a "rewinding" attack on the underlying ORAM, and is not just a theoretical concern - all known ORAM

<sup>&</sup>lt;sup>1</sup>Furthermore, it is possible to replace VBB obfuscation by a small stateless hardware token, resulting in a RAM-FHE scheme where ciphertexts contain such tokens, which appears to still be non-trivial. We note that VBB was similarly used to construct a public-key DEPIR scheme [BIPW17].

constructions are *indeed insecure* in this case. (For example, if an ORAM client accesses an address  $a_0$ , fails to update his state, and then accesses  $a_1$ , the server's view will reveal whether or not  $a_0 = a_1$ .)

Main Component: Rewindable ORAM. We consider (Section 3.1) two flavors of rewindable ORAM, which provide security against this type of attack. The weaker flavor, called Initial-State Rewindable ORAM (ISR-ORAM) allows the adversary to observe the ORAM access patterns of various programs  $P_1, P_2, \ldots$  executed on D, where between executions the client/server states are reset to their initial values  $k, \tilde{D}$ . The adversary should learn nothing about the underlying access patterns of the programs.

We also define a stronger flavor called Any-State Rewindable ORAM (ASR-ORAM) where the adversary can rewind the client/server states to any point in time.<sup>2</sup> The ORAM access patterns that the adversary observes throughout this process should reveal nothing about the underlying access patterns of the programs.

**Rewindable ORAM Constructions.** Constructing rewindable (even ISR-) ORAM appears to be difficult, and none of the standard ORAM constructions suffice. Indeed, all standard ORAM constructions follow the "balls and bins" model in which each data block is represented as a "ball" and stored on the server in some "bin". Such structures cannot guarantee even ISR-ORAM security since, as noted above, if the client state is reset between accesses then the server can distinguish whether the client is accessing the same data block or not (when accessing the same block, the client will access the same "ball" on the server). Thus, we need fundamentally different techniques than prior ORAM constructions.

Our new approach to rewindable ORAM leverages a powerful recent tool called SK-DEPIR [BIPW17, CHR17], which can be viewed as a *stateless read-only* ORAM. Informally, following a setup phase in which the client receives a secret key k and the server receives an encoding  $\tilde{D}$  of the database D, the client can privately read arbitrary locations i of D by reading a few positions in  $\tilde{D}$ , without having to update the client/server state during the process. The server should learn nothing about the underlying locations i being read. In particular, we can think of SK-DEPIR as a very restricted form of ISR-ORAM for the class of RAM program  $P_i(D)$  that read and output the i'th location of D.

The works of [BIPW17, CHR17] constructed SK-DEPIR schemes under non-standard assumptions relating to permuted and noisy Reed-Muller codes. Note that such SK-DEPIR cannot exist in the "balls and bins" model, and must encode the data in some complex way that intertwines many data locations together. Indeed, repeatedly accessing the same data location i in a SK-DEPIR should be indistinguishable from accessing completely random and unrelated data locations, so there must be many different, and seemingly unrelated, tuples of locations in  $\tilde{D}$  that contain information about data location i. We use SK-DEPIR to construct both ISR- and ASR-ORAM schemes.

**ISR-ORAM from SK-DEPIR and standard ORAM.** The ISR-ORAM scheme is conceptually simple. Recall that SK-DEPIR is read-only, while ISR-ORAM supports arbitrary RAM programs that can both read and write to the database. In both cases, we can rewind the state to its initial value after an execution while maintaining privacy of the underlying access pattern. The high-level idea is to use the SK-DEPIR to support reads, and use a *standard* ORAM scheme to support writes.

Specifically, the initial states in our ISR-ORAM are the client and server states k, D of the SK-DEPIR. To execute a RAM program P, the client initializes a fresh copy of a standard, non-rewindable

<sup>&</sup>lt;sup>2</sup>For example, the adversary can observe the sequential ORAM execution of programs  $P_1, P_2, P_3$ , then rewind the client/server state to the point immediately after  $P_1$ 's execution and observe the execution of a different program  $P'_2$ , etc.

ORAM O, which is initially empty. (We provide an explicit construction of an ORAM scheme for initially empty databases in Appendix A.) Writes are executed using the ORAM scheme O. To read some location i, the client reads i from both the ORAM O and the SK-DEPIR. If location i was found in O, the client uses that value, otherwise he uses the SK-DEPIR value. Thus, the client always gets the freshest copy of the value in any location. Note that rewinding the ISR-ORAM client/server to their initial states erases all information about O (which was initialized only in the first access), so we do not require rewindable security from O: the next access will instantiate a completely fresh ORAM scheme O for the execution. The scheme is described in Section 3.2.

**ASR-ORAM from SK-DEPIR via a hierarchical structure.** The ASR-ORAM construction is more complex. ASR-ORAM should support repeated sequential execution of different programs, and remain secure when the adversary can rewind to any intermediate state from which it starts a new sequence of program executions. Unfortunately, this precludes our previous solution of storing intermediate values written during the execution in a standard, non-rewindable ORAM: rewinding to an intermediate point will rewind the ORAM.

We solve this problem by combining SK-DEPIR with techniques from hierarchical ORAM [Ost90, GO96]. In particular, our ASR-ORAM consists of a hierarchy of SK-DEPIR schemes of exponentially increasing size, where the top-most scheme has size 1 and the bottom-most scheme has size N. Initially, the data is entirely contained in the bottom-most scheme. To read a location i we try to read it using the SK-DEPIR schemes at all levels, and use the value found in the top-most scheme that contains i. To write a location i, we write it to the top level (which requires re-generating its SK-DEPIR scheme). As in Hierarchical ORAM this requires "reshuffles": every pre-determined number of writes, we need to merge sufficiently many of the top levels to ensure that their combined size is large enough to hold the database. Since levels are implemented using SK-DEPIR, this requires reading and re-writing the levels in their entirety. However, as levels get larger, they are "reshuffled" with decreasing frequency so the overall amortized<sup>3</sup> complexity is low. Notice that reshuffles reveal no information, even under arbitrary rewinding, because they occur at pre-determined times (independent of the access history), and reads are secure by the security of the (stateless) SK-DEPIR even under arbitrary rewinding.

We note that the actual construction (Section 3.2) is somewhat more involved. One issue arises because SK-DEPIR schemes are designed for array structures (i.e., reading a data block requires knowing its location in D), whereas the hierarchical construction imposes a map structure at each level because it contains a subset of (not necessarily consecutive) data blocks. To resolve this we use the standard data-structures trick of pseudorandomly mapping data blocks into buckets, thus guaranteeing that the block's location in each level in which it appears is independent of the history of accesses.

**RAM-FHE from Rewindable ORAM.** We construct RAM-FHE from rewindable ORAM using VBB obfuscation. At a high level, to encrypt some database D, we first construct the rewindable ORAM client/server states  $k, \tilde{D}$  for D. We then obfuscate the ORAM client program, with k hardwired into it, and output the ciphertext consisting of  $\tilde{D}$  and the obfuscated program. The evaluator can then use the obfuscated ORAM client to execute an arbitrary RAM program over the encrypted database  $\tilde{D}$  and derive an encrypted output. During the execution, the evaluator emulates the ORAM server using  $\tilde{D}$  (performing read/write operations as instructed by the client).

Formalizing the above approach faces several challenges, and requires some adaptations, as we now describe. The final construction is obtained through the following steps.

<sup>&</sup>lt;sup>3</sup>We note that as in [OS97], reshuffles can be "spread-out" over many operations to achieve low *worst-case* complexity.

Step (1): emulating statefulness. We cannot directly use a circuit obfuscator to obfuscate the rewindable ORAM client, because the client is *stateful*, and state is needed even for correctness. Instead, we obfuscate the circuit emulating a *single* client step in the ORAM scheme. This circuit takes the client state as input, and returns the updated client state as part of its output. We note that representing the client as a circuit in this way is fundamentally different (and significantly more efficient) than representing an entire RAM program as a circuit. Indeed, the circuit performs *a single execution step*, and in particular the overhead is independent of the database size or the worst-case runtime of the program.

For simplicity of the exposition, we assume for now that the program's description is short (of size  $p(\lambda)$  for some a-priori fixed polynomial p), and can therefore be given in its entirety to the obfuscated circuit in the first execution step. We explain below how to remove this restriction.

Step (2): hiding client state. (Standard/rewindable) ORAM security assumes the adversary does not see the client state, but in our construction the evaluator sees all the internal client states throughout the execution (since the obfuscated circuit outputs them). To hide the client states, we have the obfuscated circuit encrypt the state, using a hard-wired (symmetric) encryption key.

Step (3): forcing honest behavior. The rewindable ORAM is secure only as long as the ORAM client behaves honestly, and the ORAM server behaves semi-honestly. However, RAM-FHE should guarantee semantic security of the encrypted database against arbitrary (possibly malicious) evaluators. A malicious evaluator may deviate from a semi-honest emulation of the rewindable ORAM scheme in two ways.

First, the evaluator may emulate a malicious server whose answers to **read** requests are inconsistent with the database, and who fails to perform requested **write** operations. Such attacks can be prevented using the standard approach of maintaining a Merkle Hash Tree (MHT) of the server state. More specifically, we hard-code the initial MHT root into the obfuscated circuit. Answers to **read** requests include also the MHT path proving consistency of the answer (which is verified by the obfuscated circuit using the MHT root). Answers to **write** requests outputted by the obfuscated circuit additionally include an updated MHT path proving that the root was updated correctly.

Second, the evaluator may emulate a malicious client, by providing incorrect/inconsistent client states to the obfuscated circuit. We prevent such attacks by hard-wiring a Message-Authentication Code (MAC) key into the obfuscated circuit, and having it verify the input state and MAC the output state.

Step (4): hiding the output. Recall from Step (2) that the internal ORAM client state is encrypted using a "temporary" symmetric encryption key that is chosen at encryption time. Consequently, this key cannot be used to encrypt the computation output (which should be encrypted using a persistent public key that is chosen during key generation). We encrypt the output using a standard PKE scheme, where the public key is hard-wired into the obfuscated circuit.

Step (5): generating randomness for the execution. Even if the emulated RAM program is deterministic, the obfuscated circuit described above needs random coins for encryption, and to emulate the ORAM client. We use a PRF (applied to the MHT root, and the entire execution history) to derive the needed randomness, where the PRF key is hard-wired into the circuit.

An additional point that needs to be handled is the fact that a RAM program P has a volatile tape (a "scratch tape") which is used only during P's execution, after which it is erased. We use a *standard ORAM* to instantiate the scratch tape at the onset of the execution. Notice that standard ORAM security suffices here, since each execution instantiates a fresh ORAM for the scratch tape.<sup>4</sup>

The construction described above gives a single-hop RAM-FHE scheme when the underlying

<sup>&</sup>lt;sup>4</sup>We note that if an a-priori bound on the scratch tape size is known during encryption, then in the single-hop setting the scratch tape can be included as part of the encrypted database, since any updates to the database during execution are anyway lost when the execution ends.

ORAM is an ISR-ORAM (see Section 6). The multi-hop RAM-FHE scheme is obtained by instantiating the ORAM with an ASR-ORAM, with some modifications to allow the evaluator to perform sequential computations on the database. (For example, this requires MAC-ing the initial state of the ASR-ORAM client together with the MHT root of the updated database, see Section 6.2.)

Generalizing to programs of any length. The construction described above assumed the entire program description was given as input to the obfuscated circuit (in particular, this requires an a-priori fixed bound on the description size). To support longer programs, we first copy the program description into the scratch tape at the onset of the computation. More specifically, the evaluator provides a MHT root for the program description as input to the obfuscated circuit, and the circuit then copies the program bit-by-bit into the scratch-tape, verifying consistency with the MHT root in each step. See Section 7.3 for details.

On the necessity of rewindable ORAM and DEPIR. As a final note, we informally argue that rewindable ORAM is inherent to the construction of RAM-FHE, by explaining how to construct ISR/ASR-ORAM from single-hop/multi-hop RAM-FHE. To initialize the ORAM with a database D, the client generates a random encryption-decryption key pair, encrypts D using the encryption key, and stores the ciphertext  $\hat{D}$  on the server. To execute a RAM program P on D, the client homomorphically evaluates P on  $\hat{D}$  by accessing all relevant bits of  $\hat{D}$  remotely on the server. Finally, the client decrypts the computation output using the decryption key. These ORAM access patterns reveal nothing about the database because the RAM-FHE scheme is semantically secure.<sup>5</sup> If we use multi-hop RAM-FHE then we can sequentially execute many programs and rewind to any intermediate state; semantic security still ensures that the access patterns reveal nothing about the underlying database, so we obtain ASR-ORAM. If we use a single-hop RAM-FHE, the ORAM only allows for the execution of a single program before rewinding to the initial state, so we only get ISR-ORAM. As discussed above, SK-DEPIR can be thought of as a read-only ISR-ORAM, so RAM-FHE also implies SK-DEPIR.

### 1.3 Related Work

Supporting RAM computations directly, without first representing the RAM program as a circuit, has been considered for several cryptographic primitives.

Similar to RAM-FHE, Garbled RAM [LO13, GHL<sup>+</sup>14] (also known as private RAM delegation) allows a user to garble a database D, following which an evaluator can run RAM computations on the garbled D. (There are also works on non-private RAM delegation, e.g., [KP16].) However, in garbled RAM the evaluator can only compute specific RAM programs P which the garbler generated. Similar to RAM-FHE, the size of the garbled program, and the garbling and evaluation times, are proportional to P's running time. There has been a large body of works on garbled RAM, improving its efficiency, underlying assumptions, properties, and applications [GLOS15, CHJV15, CH16, CCHR16, ACC<sup>+</sup>16, BCP16, CCC<sup>+</sup>16, Mia16, GGMP16, HY16, LO17, GOS18]. Succinct garbled RAMs together with iO for circuits also imply indistinguishability Obfuscation (iO) for RAMs [CHJV15, BCG<sup>+</sup>18].

Functional Encryption (FE) for RAMs, namely an FE scheme in which the master secret key can be used to generate function keys for *RAM programs*, was studied in [AIT16, GHRW14, BCG<sup>+</sup>18]. These constructions are not function-private, and [AIT16] additionally do not hide the access pattern of the RAM program (which, as discussed in Section 1.2, seems to be a central difficulty in constructing RAM-FHE).

<sup>&</sup>lt;sup>5</sup>More formally, there is a discrepancy since the access pattern of homomorphic evaluation, though revealing nothing about D, may reveal something about P. To prevent this, we can append an encryption secret key sk to the database D, and execute a program  $\tilde{P}$  in which P's code is encrypted under sk, where  $\tilde{P}$  first decrypts P and then executes it over D. This way, the access pattern of the FHE evaluation cannot reveal anything about neither P nor D.

The notion of FHE for Turing machines was considered in [GKP<sup>+</sup>13a], who construct FHE schemes with *input-specific* running time during evaluation. However, the runtime is still at least linear in the database size, whereas RAM-FHE evaluation time may be sublinear in the database size (if the original RAM program runs in sublinear time). Moreover, their model is somewhat restricted in that the Turing machine and its input are encrypted together (so one cannot execute arbitrary Turing machines on the input).

# 2 Preliminaries

Throughout this paper,  $\lambda$  denotes a security parameter. We use  $poly(\lambda)$  and  $negl(\lambda)$  to denote unspecified functions that are polynomial and negligible in  $\lambda$ , respectively. We use standard cryptographic definitions of one-way functions (OWFs), pseudorandom functions (PRFs), collision-resistant hash functions (CRHFs), and message authentication codes (MACs) (see, e.g., [Gol01, Gol04]). For a randomized algorithm A with n inputs, we use  $A(x_1, \ldots, x_n; r)$  to denote the output of A on inputs  $x_1, \ldots, x_n$  when it uses randomness r. We use  $\approx$  to denote computational indistinguishability.

We use PPT to refer to probabilistic polynomial-time algorithms, and non-uniform PPT to refer to (ensembles of) polynomial-sized probabilistic circuits.

# 2.1 Doubly-Efficient Private Information Retreival (DEPIR)

**Definition 2.1** (Secret-Key Doubly-Efficient PIR (SK-DEPIR) [CHR17, BIPW17]). A secret-key doubly-efficient PIR (SK-DEPIR) scheme consists of procedures (KeyGen, Process, Query, Decode) where KeyGen, Process, Query are randomized and Decode is deterministic, with the following syntax:

- KeyGen  $(1^{\lambda})$  takes as input a security parameter  $\lambda$ , and outputs a client secret-key sk.
- Process (sk, DB) takes as input a client secret-key sk and a database  $DB \in \{0, 1\}^N$ , and outputs a processed database  $\widetilde{DB} \in \{0, 1\}^{\tilde{N}}$ .
- Query (sk, addr) takes as input a client secret-key sk and an address addr  $\in [N]$ , and outputs a set  $\mathcal{Q} \subseteq \left[\tilde{N}\right]$  of queries, and a temporary state st.
- Decode  $(sk, st, \{\widetilde{DB}_i : i \in Q\})$  takes as input a secret key sk, a temporary state st, and a set of values from the processed database  $\{\widetilde{DB}_i : i \in Q\}$ , and outputs a value val.

We require that the scheme satisfies the following properties:

• Correctness: for every  $N \in \mathbb{N}$ , every  $\mathsf{DB} \in \{0,1\}^N$ , and every  $\mathsf{addr} \in [N]$ , it holds that:

$$\Pr\left[ \mathsf{Decode}\left(\mathsf{sk},\mathsf{st},\left\{\widetilde{\mathsf{DB}}_{i} \ : \ i \in \mathcal{Q}\right\} \right) = \mathsf{DB}_{i} \ : \quad \begin{array}{c} \mathsf{sk} \leftarrow \mathsf{KeyGen}\left(1^{\lambda}\right) \\ \widetilde{\mathsf{DB}} \leftarrow \mathsf{Process}\left(\mathsf{sk},\mathsf{DB}\right) \\ (\mathcal{Q},\mathsf{st}) \leftarrow \mathsf{Query}\left(\mathsf{sk},\mathsf{addr}\right) \end{array} \right] = 1$$

- Security: Any non-uniform PPT adversary  $\mathcal{A}$  has only  $\operatorname{\mathsf{negl}}(\lambda)$  advantage in the following security game with a challenger  $\mathcal{C}$ :
  - 1.  $\mathcal{A}$  sends to  $\mathcal{C}$  a database  $\mathsf{DB} \in \{0,1\}^N$ .
  - 2. C picks a random bit  $b \leftarrow \{0, 1\}$ , and runs  $\mathsf{sk} \leftarrow \mathsf{KeyGen}(1^{\lambda})$  to obtain a client secret-key  $\mathsf{sk}$ , and then runs  $\widetilde{\mathsf{DB}} \leftarrow \mathsf{Process}(\mathsf{sk}, \mathsf{DB})$  to obtain a processed database  $\widetilde{\mathsf{DB}}$ , which it sends to  $\mathcal{A}$ .

- 3.  $\mathcal{A}$  selects two addresses  $\mathsf{addr}^0, \mathsf{addr}^1 \in [N]$ , and sends  $(\mathsf{addr}^0, \mathsf{addr}^1)$  to  $\mathcal{C}$ .
- 4. C samples  $(Q, \mathsf{st}) \leftarrow \mathsf{Query}(\mathsf{sk}, \mathsf{addr}^b)$ , and sends Q to  $\mathcal{A}$ .
- 5. Steps 3 and 4 are repeated an arbitrary (polynomial) number of times.
- 6. A outputs a bit b', and his advantage in the game is defined to be  $\Pr[b = b'] \frac{1}{2}$ .
- Efficiency. The runtime of KeyGen is  $poly(\lambda)$ , the runtime of Process is  $poly(N, \lambda)$ , and the runtime of Query, Decode is  $o(N) \cdot poly(\lambda)$ , where N is the database size.

We will need a SK-DEPIR scheme with the additional guarantee that preprocessing is oblivious of the database contents. We note that both the SK-DEPIR constructions of [CHR17, BIPW17] satisfy this guarantee.

**Definition 2.2** (Security with oblivious preprocessing). We say that a SK-DEPIR scheme is *secure* with oblivious preprocessing if the security property of Definition 2.1 holds even when in Step 2 above, the adversary is given the sequence of memory accesses (including which address was accessed, whether it was read or written, and what value was written) performed during the execution of Process (sk, DB).

Remark on the existence of SK-DEPIR schemes with specific parameters and oblivious preprocessing. The works [BIPW17, CHR17] prove that under a new assumption on noisy Reed-Muller codes, there exist SK-DEPIR schemes with either of the following parameters for databases of size N and security parameter  $\lambda$ :

- Sublinear SK-DEPIR: For any ε > 0, the running time of Process can be N<sup>1+ε</sup> · poly(λ), and the running time of Query and Decode can be N<sup>ε</sup> · poly(λ).
- Polylog SK-DEPIR: The running time of Process can be  $poly(\lambda, N)$ , and the running time of Query and Decode can be  $poly(\lambda, \log N)$ .

We note that both of these schemes have oblivious preprocessing. Indeed, in these constructions **Process** randomly permutes a (noisy) Reed-Muller encoding of an encryption of the database. The encoding is data-oblivious since it is applied to ciphertexts, and using oblivious sorting algorithms the permuting operation can also be done obliviously.

# 2.2 Virtual Black-Box (VBB) obfuscation

We use the notion of virtual black-box obfuscation with auxiliary input [BGI+01, GK05].

**Definition 2.3** (Virtual black-box obfuscation with auxiliary input). Let  $C = \{C_n\}$  be a circuit class, where circuits in C take inputs in  $\{0, 1\}^n$  and have size poly (n). A (non-uniform) Virtual Black-Box obfuscator (VBB obfuscator) with auxiliary input for C is a PPT algorithm O that takes as input a security parameter  $\lambda$ , an input size  $n \in \mathbb{N}$ , and a boolean circuit  $C \in C_n$ , outputs a circuit  $\widetilde{C}$ , and satisfies the following:

• Functionality: for every  $n \in \mathbb{N}$ , every  $C \in \mathcal{C}_n$ , and every input  $x \in \{0, 1\}^n$ ,

$$\Pr\left[\mathcal{O}\left(1^{\lambda}, 1^{n}, C\right)(x) = C\left(x\right)\right] \ge 1 - \operatorname{\mathsf{negl}}\left(\lambda\right)$$

where the probability is over the coins of  $\mathcal{O}$ .

• Polynomial Slowdown: there exist a polynomial p such that for every  $n \in \mathbb{N}$  and every  $C \in \mathcal{C}_n$ ,  $|\mathcal{O}(1^{\lambda}, 1^n, C)| \leq p(|C|, n, \lambda)$ .

• Virtual Black-Box: for every PPT adversary  $\mathcal{A}$  there exists a PPT simulator Sim such that for every  $n \in \mathbb{N}$ , every  $C \in \mathcal{C}_n$ , and every auxiliary input  $z \in \{0, 1\}^*$  of polynomial length:

$$\left|\Pr\left[\mathcal{A}\left(\mathcal{O}\left(1^{\lambda}, 1^{n}, C\right), z\right) = 1\right] - \Pr\left[\mathsf{Sim}^{C}\left(1^{\lambda}, 1^{n}, 1^{|C|}, z\right) = 1\right]\right| \le \mathsf{negl}\left(\lambda\right)$$

where the probabilities are over the coins of  $\mathcal{O}, \mathcal{A}$  and Sim.

# 2.3 Oblivious RAM

In this section we formally describe the standard ORAM notion. Recall that we refer to the database (i.e., the client's data) as the "logical memory", and the server's state (which the server has RAM access to) as the "physical memory". We use the terms "database" and "logical memory" interchangeably to refer to the client's data, and "physical memory" and "server state" to refer to the remote memory stored on the server. We assume the logical memory consists of bits, and the physical memory consists of blocks of size  $polylog(\lambda)$ . This is without loss of generality up to a multiplicative  $polylog(\lambda)$  increase in complexity, since we can read/write the blocks one bit at a time.

We use the standard ORAM definition, but elaborate on the structure of the Access protocol. More specifically, accessing the database in a standard ORAM requires several interaction rounds, during which the client reads and writes some blocks to the physical memory. (Updating the physical memory is needed to guarantee obliviousness, even if the database is read-only.)

**Definition 2.4** (Oblivious RAM (ORAM) [Gol87, Ost90, GO96]). An Oblivious RAM (ORAM) scheme consists of procedures (Setup, Access), with the following syntax:

- Setup $(1^{\lambda}, \mathsf{DB})$  takes as input a security parameter  $\lambda$  and a database  $\mathsf{DB} \in \{0, 1\}^N$  and outputs initial client and servers states  $\mathsf{ck}, \mathsf{st}$ .
- Access(op, addr, val) is an interactive protocol executed by a client to interact with a server. The client C has state ck, and his input is an operation op ∈ {read, write}, an address addr ∈ [N], and a value val (if op = read, then val is ignored). The client ultimately outputs a value val' (if op = write, then val' = ⊥).

Throughout the execution, the server S is used only as remote storage, and does not perform any computations. That is, in each round of the protocol, the client reads some physical address  $p_addr_i$ , and performs an update operation which replaces the block at some physical location  $p_addr'_i$  with  $block_i$ . We use st' to denote the updated server state at the end of the execution.

We require that the scheme satisfies the following properties:

- Correctness. Consider the following interaction between a stateful client and server. The client and server initially receive ck and st (respectively), sampled as (ck, st) ← Setup(1<sup>λ</sup>, DB). They then repeatedly execute the Access protocol, where the client's input is given by a sequence of read and write instructions (instr<sub>1</sub>,..., instr<sub>q</sub>). Then the output of the client is, with probability 1, identical to his output when these instructions are sequentially performed directly on a database whose initial contents are DB.
- Security. Every PPT adversary  $\mathcal{A}$  wins the following security game with a challenger  $\mathcal{C}$  with probability at most  $1/2 + \operatorname{negl}(\lambda)$ :
  - 1.  $\mathcal{A}$  sends to  $\mathcal{C}$  a database  $\mathsf{DB} \in \{0,1\}^N$ .
  - 2. C runs Setup  $(1^{\lambda}, DB)$  to obtain client and server states ck, st. C sends st to A.

- 3. C picks a random bit  $b \leftarrow \{0, 1\}$ .
- 4. Repeat the following  $poly(\lambda)$  times:
  - (a)  $\mathcal{A}$  sends to  $\mathcal{C}$  two instructions: (op, addr<sup>0</sup>, val<sup>0</sup>), and (op, addr<sup>1</sup>, val<sup>1</sup>), where op  $\in$  {read, write}, and addr<sup>0</sup>, addr<sup>1</sup>  $\in$  [N].
  - (b) C executes Access (op, addr<sup>b</sup>, val<sup>b</sup>), and sends to A the access pattern to physical memory during this execution.
- 5.  $\mathcal{A}$  outputs a bit b', and is said to win the game if b = b'.

**Remark on hiding the type of operation.** Definition 2.4 does not hide whether the performed operation is a **read** or a **write**, whereas an ORAM scheme is usually defined to hide this information. However, any such scheme can be generically transformed into one that hides the identity of operations by always performing both a read and a write. (Specifically, in a write operation, one first performs a dummy read; in a read operation, one writes back the value that was read.) Revealing the identity of operations allows for more fine-grained overheads.

**Remark on physical memory block contents.** We assume that blocks of physical memory are sufficiently large to store a pair (addr, b), where addr is a logical memory address, and b is a bit. We will sometimes additionally designate each block as "valid" or not, and include a corresponding tag valid. This will be useful when instantiating an ORAM with an database of "empty" blocks in the ISR-ORAM of Construction 1, and the multi-hop RAM-FHE scheme of Construction 7. More specifically, we define a block as "empty" if it has the tag valid = false, whereas all non-empty blocks will always have the tag valid = true. A size-N database of empty blocks consists of blocks corresponding to logical memory addresses  $1, \ldots, N$ , with valid = false tag. In an execution of an Access protocol, blocks with valid = false tag are "ignored" in the sense that they are never returned as output to the client, and during update operations are treated as dummy blocks (i.e., they could be arbitrarily overwritten).

# 3 Rewindable Oblivious RAM

We define two ORAM variants which guarantee security against rewinding attacks. The two notions differ in the type of attacks they can handle. We first recall the notion of an access pattern, and the standard ORAM definition [Gol87, Ost90, GO96].

Notation 3.1 (Access pattern). A length-q access pattern Q consists of a list  $(\mathsf{op}_l, \mathsf{val}_l, \mathsf{addr}_l)_{1 \le l \le q}$  of instructions, where instruction  $(\mathsf{op}_l, \mathsf{val}_l, \mathsf{addr}_l)$  denotes that the client performs operation  $\mathsf{op}_l \in \{\mathsf{read}, \mathsf{write}\}$  at address  $\mathsf{addr}_l$  with value  $\mathsf{val}_l$  (which, if  $\mathsf{op}_l = \mathsf{read}$ , is  $\bot$ ).

Informally, an ORAM scheme allows a client to store his database, or "logical memory", remotely on a server, or "physical memory". Following a **Setup** procedure which generates client and server states, reads and writes to logical memory are performed through an interactive protocol **Access** between the client and server, where in each round the client generates a read request and an update request for the server. The access pattern to physical memory during the **Access** protocol completely hides from the server the database contents and access pattern to logical memory.

# 3.1 Rewindable ORAM Security

We now describe a game that formalizes the security of our ORAM variants. The adversarial server in the game chooses a pair of initial databases, and (as in standard ORAM schemes) two sequences of access patterns, with the goal of distinguishing between the executions of these sequences on the two databases. In addition (and unlike standard ORAM), the adversarial server in our security game can rewind the execution to a previous state, and continue the execution from that state.

**Definition 3.2** (Rewindable ORAM security game). The ORAM security game is run between an adversary  $\mathcal{A}$ , and a challenger  $\mathcal{C}$ .

- 1.  $\mathcal{A}$  sends to  $\mathcal{C}$  two databases  $\mathsf{DB}^0, \mathsf{DB}^1 \in \{0, 1\}^N$ .
- 2. C picks a random bit  $b \leftarrow \{0,1\}$ , and runs Setup  $(1^{\lambda}, \mathsf{DB}^{b})$  to obtain client and server states ck, st. C sends st to A.
- 3. Let  $st_0 = st$  and  $ck_0 = ck$ . Repeat the following poly ( $\lambda$ ) times, where in the *i*'th iteration:
  - (a)  $\mathcal{A}$  sends to  $\mathcal{C}$  an index  $j_i \in \{0, 1, \dots, i-1\}$ , as well as two sequences of instructions  $Q_i^0 = (\mathsf{op}_{i,l}, \mathsf{addr}_{i,l}^0, \mathsf{val}_{i,l}^0)_{l \in [q_i]}$ , and  $Q_i^1 = (\mathsf{op}_{i,l}, \mathsf{addr}_{i,l}^1, \mathsf{val}_{i,l}^1)_{l \in [q_i]}$ , where  $q_i \leq \mathsf{poly}(\lambda)$ ,  $\mathsf{op}_{i,l} \in \{\mathsf{read}, \mathsf{write}\}$ ,  $\mathsf{addr}_{i,l}^0, \mathsf{addr}_{i,l}^1 \in [N]$ , and  $\mathsf{val}_{i,l}^0, \mathsf{val}_{i,l}^1 \in \{0, 1\}$ .
  - (b) Starting from server state  $st_{j_i}$  and client state  $ck_{j_i}$ , C executes  $Access(op_{i,l}, addr_{i,l}^b, val_{i,l}^b)$  for  $1 \leq l \leq q_i$ . Let  $ck_i, st_i$  denote the updated client and server states (respectively) at the end of this sequence of executions. Let  $ACC_i$  denote the access pattern to physical memory during this sequence of Access executions.
  - (c)  $\mathcal{C}$  sends  $\mathcal{ACC}_i$  to  $\mathcal{A}$ .
- 4.  $\mathcal{A}$  outputs a bit b', and his advantage in the game is defined as  $\Pr[b = b'] \frac{1}{2}$ .

**Discussion.** The rewindable ORAM security game of Definition 3.2 captures several security variants, depending on the permissible choice of  $j_i$ . First, notice that the security game with  $poly(\lambda)$ iterations in the security game, when the adversary is restricted to choose  $j_i = i - 1$  in each iteration, and  $DB^0 = DB^1$ , yields the standard ORAM security definition without rewinds (Definition 2.4). Second, restricting the adversary to choose  $j_i = \{0, i - 1\}$  in every iteration *i* means the adversary can only rewind the execution to the initial state, but can adaptively decide to "extend" a previous execution. Restricting the adversary to choose  $j_i = 0$  in every iteration corresponds to an adversary that can only rewind the execution to the initial state, where any rewind "finalizes" the current branch of the execution, and the adversary cannot later extend it. In the most general form, when  $j_i$  can take any value in  $\{0, 1, \ldots, i - 1\}$ , we can assume without loss of generality that the adversary chooses a length-1 sequence in each iteration of the security game. This corresponds to an adversary that can rewind the ORAM to any intermediate state. The security game of Definition 3.2 can be used to capture various other security variants; we choose to focus on the latter two notions. Formally,

**Definition 3.3** (Any-State Rewindable ORAM (ASR-ORAM)). We say that an ORAM scheme is Any-State Rewindable (ASR) if any PPT adversary  $\mathcal{A}$  has a  $\mathsf{negl}(\lambda)$  advantage in the rewindable ORAM security game of Definition 3.2.

**Definition 3.4** (Initial-State Rewindable ORAM (ISR-ORAM)). We say that an adversary  $\mathcal{A}$  is initial-state restricted if in every iteration *i* of the rewindable ORAM security game of Definition 3.2, it chooses  $j_i = 0$ . We say that an ORAM scheme is Initial-State Rewindable (ISR) if any initial-state restricted PPT adversary  $\mathcal{A}$  has a negl( $\lambda$ ) advantage in the rewindable ORAM security game of Definition 3.2.

# 3.2 Rewindable ORAM Constructions

In this section we construct ISR- and ASR-ORAM schemes from SK-DEPIR and standard ORAM schemes. We first construct (Section 3.2.1) an ISR-ORAM scheme with polylogarithmic overhead. We then describe (Section 3.2.2) an ASR-ORAM scheme with sublinear overhead. Our ISR-ORAM scheme, despite having a weaker security guarantee than ASR-ORAM, has the advantage of being simpler and more efficient.

# 3.2.1 ISR-ORAM from ORAM and SK-DEPIR

In this section, we construct an ISR-ORAM scheme from a SK-DEPIR scheme along with an ORAM scheme for initially-empty databases (Definition A.1), proving the following:

**Theorem 3.5** (ISR-ORAM). Assume there exist OWFs and SK-DEPIR. Then there exists an ISR-ORAM scheme.

Moreover, if the Query and Decode algorithms of the SK-DEPIR scheme have  $poly(\lambda)$  complexity for databases of size N and security parameter  $\lambda$ , and the client (resp., server) state has size  $poly(\lambda)$ (resp.,  $poly(\lambda, N)$ ), then the Access complexity of the ISR-ORAM is  $poly(\lambda)$ , and the client (resp., server) state has size  $poly(\lambda)$  ( $poly(\lambda, N)$ ).

The construction. The high-level idea of the construction is to initialize a SK-DEPIR scheme with the database, and initialize the ORAM (in the first operation) with size bound N. Then, write operations write to the ORAM, and read operations read from both the SK-DEPIR and the ORAM, taking the copy from the ORAM if it exists. Intuitively, the scheme is secure against initial-state rewinding because a SK-DEPIR scheme is secure against arbitrary rewinding attacks (since the SK-DEPIR server is stateless, and the SK-DEPIR client maintains only a long-term key between accesses), and the initial server state in effect contains only the processed database of the SK-DEPIR (since the ORAM is initialized only in the first operation).

**Construction 1** (ISR-ORAM from SK-DEPIR and ORAM for initially-empty databases). The scheme uses the following building blocks:

- An ORAM scheme for initially-empty databases (ORAM.Setup, ORAM.Access) with a deterministic client during ORAM.Access.
- A SK-DEPIR scheme (DEPIR.KeyGen, DEPIR.Process, DEPIR.Query, DEPIR.Decode).

The scheme consists of the following procedures:

Setup $(1^{\lambda}, \mathsf{DB})$ : Recall that  $\lambda$  denotes a security parameter, and  $\mathsf{DB} \in \{0, 1\}^N$ .

- Initializing the SK-DEPIR component: run DEPIR.KeyGen (1<sup>λ</sup>) to obtain a SK-DEPIR secretkey sk. Run DEPIR.Process (sk, DB) to obtain the processed SK-DEPIR database DB.
- Initializing the ORAM component: initialize a boolean variable Initialized to false, and the client and server states  $ck^{O}$ ,  $st^{O}$  to  $\perp$  (i.e., empty states).
- <u>Output</u>: the server state  $st = (\widetilde{DB}, st^O, \mathsf{Initialized})$  contains the processed database  $\widetilde{DB}$  of the SK-DEPIR scheme, the (empty) ORAM server state  $st^O$ , and a boolean variable Initialized indicating whether the ORAM has already been initialized. The client state  $ck = (sk, ck^O, 1^{\lambda})$  consists of the secret key sk of the SK-DEPIR, an (empty) client state  $ck^O$  for the ORAM, and the security parameter.

The Access protocol. To perform the operation op at location  $\operatorname{addr} \in [N]$  of the database with value val, the client C with state  $\operatorname{ck} = (\operatorname{sk}, \operatorname{ck}^O, 1^\lambda)$ , and the server with state  $\operatorname{st} = (\widetilde{\mathsf{DB}}, \operatorname{st}^O, \operatorname{Initialized})$  operate as follows.

- Read Initialized from the server. If Initialized = false then run ORAM.Setup between the client and server, where the client has  $(1^{\lambda}, N)$  as input. Let  $ck^{O'}$  be the updated client state, and  $st^{O'}$  be the updated server state at the end of the execution. The client and server locally replace  $ck^{O}$ ,  $st^{O}$  with  $ck^{O'}$ ,  $st^{O'}$  (respectively).
- Set Initialized = true.
- If op = read:
  - <u>Reading from the ORAM</u>: the client and server run ORAM.Access, where the client emulates the ORAM-client with key ck<sup>O</sup> and input (read, addr, val), and the server emulates the ORAM-server with state st<sup>O</sup>. Let val<sup>O</sup> be the output to the client, and ck<sup>O'</sup>, st<sup>O'</sup> denote the updated client and server states (respectively).
  - Reading from the SK-DEPIR:
    - \* C runs  $Q \leftarrow \mathsf{DEPIR}.\mathsf{Query}(\mathsf{sk}, \mathsf{addr})$  to obtain the queries Q to the server, and a short-term client state  $\mathsf{st}_C$ , and sends Q to S.
    - \* Given the answers  $\{\widetilde{\mathsf{DB}}_i : i \in Q\}$  from S, C computes  $\mathsf{val}^P = \mathsf{DEPIR.Decode}(\mathsf{sk}, \mathsf{st}_C, \{\widetilde{\mathsf{DB}}_i : i \in Q\}).$
  - $\begin{array}{l} & \underline{\mathrm{Output.}} \ \mathrm{If} \ \mathsf{val}^O \neq \perp \ \mathrm{then} \ \mathsf{val}' = \mathsf{val}^O. \ (\mathsf{val}^O \neq \perp \ \mathrm{if} \ \mathrm{block} \ \mathsf{addr} \ \mathrm{was} \ \mathrm{found} \ \mathrm{in} \ \mathrm{the} \ \mathrm{ORAM.}) \\ & \overline{\mathrm{Otherwise}}, \ \mathrm{set} \ \mathsf{val}' = \mathsf{val}^P. \ \mathrm{Output} \ \mathsf{val}' \ \mathrm{to} \ \mathrm{the} \ \mathrm{client}, \ \mathrm{together} \ \mathrm{with} \ \mathrm{the} \ \mathrm{updated} \ \mathrm{client} \ \mathrm{state} \\ & (\mathsf{sk}, \mathsf{ck}^{O'}, 1^\lambda). \ \mathrm{The} \ \mathrm{updated} \ \mathrm{server} \ \mathrm{state} \ \mathrm{is} \ \left(\mathsf{st}^{O'}, \widetilde{\mathsf{DB}}, \mathsf{initialize}\right). \end{array}$
- If op = write:
  - Writing to the ORAM: the client and server run ORAM.Access, where the client emulates the ORAM-client with key ck<sup>O</sup> and input (write, addr, val), and the server emulates the ORAM-server with state st<sup>O</sup>. Let val' be the output to the client, and ck<sup>O'</sup>, st<sup>O'</sup> denote the updated client and server states (respectively).
  - <u>Output</u>. Output val' to the client, together with the updated client state  $(\mathsf{sk}, \mathsf{ck}^{O'}, 1^{\lambda})$ . The updated server state is  $(\mathsf{st}^{O'}, \widetilde{\mathsf{DB}}, \mathsf{initialize})$ .

We prove the following claims about Construction 1.

**Claim 3.6** (ISR-ORAM security). Assuming the security of all of the building blocks, Construction 1 is a secure ISR-ORAM scheme.

# Claim 3.7 (ISR-ORAM complexity). Assume that:

- For size-N databases and security parameter  $\lambda$ , DEPIR.Query, DEPIR.Decode performs  $t_Q(N, \lambda)$ and  $t_D(N, \lambda)$  operations (respectively), and the client and server states have size  $n_C(N, \lambda)$ ,  $n_S(N, \lambda)$ , respectively.
- When initialized with size parameter t and security parameter λ, ORAM.Setup performs t<sub>S</sub>(t) operations, ORAM.Access performs t<sub>O</sub>(t) operations, and the client and server states have size n'<sub>C</sub>(t, λ), n'<sub>S</sub>(t, λ), respectively.

Then the execution of the Access protocol of Construction 1 performs  $t_O(N) + t_Q(N) + t_D(N) + 2$ operations if op = read, and  $t_O(N) + 2$  if op = write. The first execution of the Access protocol of Construction 1 performs  $t_S(N)$  additional operations. Moreover, the client and server states have size  $n_C(N, \lambda) + n'_C(N, \lambda)$ ,  $n_S(N, \lambda) + n'_S(N, \lambda)$ , respectively.

Claims imply Theorem. We now use the claims to prove Theorem 3.5.

Proof of Theorem 3.5. We prove that Construction 1 has the required properties. The existence of OWFs implies the existence of a secure ORAM scheme for initially-empty databases by Claim A.2 so security of Construction 1 follows from Claim 3.6. Moreover, by Claim A.2 when the ORAM scheme is instantiated with size bound N then Setup and Access have complexity poly  $(\lambda)$ , and the client and server state have size poly  $(\lambda)$ , poly  $(\lambda, N)$ , respectively. The stated complexity now follows from the complexity of the ORAM scheme, the complexity of the SK-DEPIR scheme (as stated in the theorem statement), and Claim 3.7.

To get a deterministic client, we apply the transformation of Appendix B, and use ClaimsB.3 and B.1.  $\hfill \Box$ 

**Proofs of Claims.** We now prove Claims 3.6 and 3.7.

*Proof of Claim 3.6.* The correctness of the scheme follows directly from the correctness of the underling building blocks. Indeed, ORAM correctness is preserved when it is initialized with OblSetup; and when a block appears in both the ORAM and the SK-DEPIR components, then the freshest copy is in the ORAM, which is what the ISR-ORAM outputs to the client. We now argue security, via a sequence of hybrids.

- $\mathcal{H}_{\mathbf{0}}^{\mathbf{b}}$ : Hybrid  $\mathcal{H}_{0}^{b}$  is the view  $(\mathsf{st}_{0}, (\mathcal{ACC}_{i})_{i})$  of the adversary  $\mathcal{A}$  in the ORAM security game when the challenger chooses bit b.
- $\mathcal{H}_{1}^{\mathbf{b}}$ : In  $\mathcal{H}_{1}^{b}$ , we replace  $\mathsf{DB}^{b}$  with the all-0 database, and replace every execution of Query with a dummy execution that runs Query on index 1. The accesses to the ORAM component remain unchanged (and are, in both hybrids, according to the b'th access pattern). Hybrids  $\mathcal{H}_{0}^{b}$  and  $\mathcal{H}_{1}^{b}$  are computationally indistinguishable by the security of the SK-DEPIR scheme.
- $\mathcal{H}_2^{\mathbf{b}}$ : In hybrid  $\mathcal{H}_2^b$ , we replace every execution of ORAM.Access of the underlying ORAM with a dummy operation that reads or writes to the first database location, according to the operation performed in  $\mathcal{H}_1^b$ . (That is, a read in  $\mathcal{H}_1^b$  is replaced with a read of location 1, a write in  $\mathcal{H}_1^b$  is replaced with a write of an arbitrary value to location 1.)

Hybrids  $\mathcal{H}_1^b$  and  $\mathcal{H}_2^b$  are computationally indistinguishable by the security of the underlying ORAM scheme for initially-empty databases, as we now show. We use the observation that any secure ORAM scheme for initially-empty databases is secure under the following notion of sequential composition. For any  $q = \operatorname{poly}(\lambda)$ , any  $n_1, \ldots, n_q < 2^{\lambda}$ , any  $q_1, \ldots, q_q = \operatorname{poly}(\lambda)$ , and any two lists  $\mathcal{Q}^0 = \left\{Q_j^0\right\}_{j \in [q]}, \mathcal{Q}^1 = \left\{Q_j^1\right\}_{j \in [q]}$  of sequences  $Q_j^0 = \left(\operatorname{op}_{j,l}, \operatorname{val}_{j,l}^0, \operatorname{addr}_{j,l}^0\right)_{1 \leq l \leq q_j}, Q_j^1 = \left(\operatorname{op}_{j,l}, \operatorname{val}_{j,l}^1, \operatorname{addr}_{j,l}^1\right)_{1 \leq l \leq q_j}$  of access patterns,  $\left(\mathcal{ACC}_{\emptyset}\left(n_j, Q_j^0\right)\right)_{j \in [q]} \approx \left(\mathcal{ACC}_{\emptyset}\left(n_j, Q_j^1\right)\right)_{j \in [q]}$  ( $\mathcal{ACC}_{\emptyset}\left(n, Q\right)$ ) was defined in Definition A.1), where  $\approx$  denotes computational indistinguishability. This follows from the security property of ORAM schemes for initially-empty databases, using a standard hybrid argument.

Indistinguishability of  $\mathcal{H}_1^b$  and  $\mathcal{H}_2^b$  follows directly from the security of the underlying ORAM scheme for initially-empty databases under sequential composition, because any rewind to the initial

state resets **Initialized** to **false**, and so the next access to the database initializes the underlying ORAM by running **Setup** with fresh randomness.

We conclude the proof by noting that  $\mathcal{H}_2^0 \equiv \mathcal{H}_2^1$  since neither depend on  $\mathsf{DB}^0, \mathsf{DB}^1$  or the access patterns.

Proof of Claim 3.7. Any execution of Access performs two operations to read and update Initialized on the server, and  $t_O(N)$  operations to access the underlying ORAM. read operations additionally perform  $t_Q(N)$  operations to run DEPIR.Query, and  $t_D(N)$  operations to run DEPIR.Decode. The first execution of Access additionally performs  $t_S(N)$  operations to initialize the underlying ORAM with an empty database. The client and server storage are simply the combination of the storage required by the underlying ORAM and SK-DEPIR.

# 3.2.2 ASR-ORAM from SK-DEPIR and OWFs

We now construct an ASR-ORAM scheme from SK-DEPIR and PRFs, proving the following.

**Theorem 3.8** (ASR-ORAM). Assume the existence of OWFs and SK-DEPIR, then there exists an ASR-ORAM scheme. Moreover, if for  $\epsilon > 0$  the Query and Decode algorithms of the SK-DEPIR scheme have  $N^{\epsilon} \cdot \operatorname{poly}(\lambda)$  complexity, and Process has  $N^{1+\epsilon} \cdot \operatorname{poly}(\lambda)$  complexity for databases of size N and security parameter  $\lambda$ , then:

- The complexity of Access is  $N^{\epsilon} \cdot \operatorname{poly}(\lambda)$ .
- The client state has size  $poly(\lambda)$ , and the server state has size  $N^{1+\epsilon} \cdot poly(\lambda)$ .

**The construction.** Recall from Section 1.2 that we use a hierarchical structure whose levels contain SK-DEPIR schemes. Since a SK-DEPIR scheme is designed for array structures, we use PRFs to map the data blocks of the level into buckets, thus guaranteeing that a block's location in each level (if it appears in the level) is independent of the access history. To allow for more efficient reshuffles, each level *i* also contains the (encrypted, unprocessed) database stored in the SK-DEPIR of the level. We note that whenever a level is initialized as part of a reshuffle, we pick new PRF and SK-DEPIR keys for the level. This guarantees security even under rewinds. Indeed, though a SK-DEPIR is rewind-secure, by rewinding the ORAM the adversary may rewind a reshuffle. However, this will result in a completely fresh SK-DEPIR scheme, and therefore doesn't violate security. In the following, we use  $B = \lambda$  to denote the bucket size.

**Construction 2** (ASR-ORAM from SK-DEPIR and PRFs). The scheme uses the following building blocks:

- A PRF F.
- A SK-DEPIR scheme (DEPIR.KeyGen, Process, Query, Decode) with oblivious preprocessing (Definition 2.2).
- A CPA-secure symmetric encryption scheme (SE.KeyGen, Encrypt, Decrypt).

The scheme consists of the following procedures.

Setup $(1^{\lambda}, DB)$ : Recall that  $\lambda$  denotes the security parameter, and  $DB \in \{0, 1\}^N$ . Let DB' be the database obtained from DB by concatenating the address to each bit, i.e., entries of DB' have the form  $(addr, DB_{addr})$ . (This will be needed when blocks are mapped to buckets.) Let  $\ell = \log N$ , and proceed as follows.

- <u>Counter initialization</u>: initialize a counter  $count_W$  to 0. ( $count_W$  counts the total number of writes performed so far.)
- Encryption initialization: run sk  $\leftarrow$  SE.KeyGen  $(1^{\lambda})$  to generate a secret-key sk for the encryption scheme.
- <u>PRF and SK-DEPIR key initialization for all levels</u>: for every level  $1 \le i \le \ell$ , set  $\widetilde{K}^i = \widetilde{\mathsf{sk}}^i = \bot$ . (Later,  $\widetilde{K}^i, \widetilde{\mathsf{sk}}^i$  will contain encryptions of level-specific PRF and SK-DEPIR keys, respectively.)
- Initializing level  $\ell$ : encrypt the database by running  $\mathsf{DB}'' \leftarrow \mathsf{Encrypt}(\mathsf{sk}, \mathsf{DB}')$ . Run  $\overline{(\mathsf{DB}'', \widetilde{\mathsf{DB}}, \widetilde{K}^{\ell'}, \widetilde{\mathsf{sk}}^{\ell'})} \leftarrow \mathsf{InitLevel}(\ell, \mathsf{DB}'')$  (Figure 1 on page 20) to obtain the processed SK-DEPIR database  $\widetilde{\mathsf{DB}}$ , and the PRF and SK-DEPIR keys for level  $\ell$ . Initialize level  $\ell$  to be  $\mathsf{L}^{\ell} = (\mathsf{DB}'', \widetilde{\mathsf{DB}})$ , and all other levels  $\mathsf{L}^i$  to be empty. Replace  $\widetilde{K}^{\ell}, \widetilde{\mathsf{sk}}^{\ell}$  with  $\widetilde{K}^{\ell'}, \widetilde{\mathsf{sk}}^{\ell'}$ , respectively.
- <u>Output</u>: the client state  $\mathsf{ck} = \mathsf{sk}$  consists of the encryption key. The server state  $\mathsf{st} = \left(\mathsf{count}_W, \left(\mathsf{L}^i, \widetilde{K}^i, \widetilde{\mathsf{sk}}^i\right)_{i \in [\ell]}\right)$  consist of the counter, the contents of all levels, and the (encrypted) PRF and SK-DEPIR keys for all levels (which are currently empty, except for the keys of level  $\ell$ ).

The Access protocol. To perform the operation op on location  $\operatorname{addr} \in [N]$  in the database with value val, the client C with state  $\operatorname{ck} = \operatorname{sk}$ , and the server with state  $\operatorname{st} = \left(\operatorname{count}_W, \left(\mathsf{L}^i, \widetilde{K}^i, \widetilde{\mathsf{sk}}^i\right)_{i \in [\ell]}\right)$  operate as follows.

- If op = read:
  - Initialize an output value val' to  $\perp$ .
  - For every non-empty level i from 1 to  $\ell$ , do:
    - \* <u>Computing bucket index</u>: read  $\widetilde{K}^{i}, \widetilde{\mathsf{sk}}^{i}$  from the server, and decrypt  $K^{i} = \mathsf{Decrypt}(\mathsf{sk}, \widetilde{K}^{i}), \mathsf{sk}^{i} = \mathsf{Decrypt}(\mathsf{sk}, \widetilde{\mathsf{sk}}^{i})$ . Compute  $l = F(K^{i}, \mathsf{addr})$ . (If addr appears in level *i*, it will be in the *l*'th bucket.)
    - \* Looking for data block addr in level *i*: look for block addr in the *l*'th bucket by running the procedure ReadBucket  $(l, i, \mathsf{sk}^i, \mathsf{addr})$  of Figure 2 to obtain a value  $\mathsf{val}^i$ . If  $\mathsf{val}' \neq \bot$  then set  $\mathsf{val}' := \mathsf{val}^i$ .
  - Output: output val' to the client.

If op = write:

- Encrypt the data block as *c* ← Encrypt (sk, (addr, val)), and generate a "dummy" level 0 database which contains a single (encrypted) data block *c*.
- Update the server state as follows:
  - $-\operatorname{count}_W := \operatorname{count}_W + 1.$
  - For  $i = 0, 1, ..., \ell$  such that  $2^i$  divides  $\operatorname{count}_W$ , reshuffle level i into level i + 1 using the ReShuffle procedure of Figure 3, namely executes ReShuffle  $(i, \mathsf{L}^i, \mathsf{L}^{i+1})$ .<sup>6</sup>

 $<sup>^{6}</sup>$ Using a technique of Ostrovsky and Shoup [OS97], these operations can be be spread-out over multiple write operations. We analyze the scheme below assuming the reshuffle operations are indeed spread-out across all write operations.

We prove Theorem 3.8. We first prove the following claims about Construction 2.

**Claim 3.9** (ASR-ORAM security). Assuming the security of all of the building blocks, Construction 2 is a secure ASR-ORAM scheme.

Claim 3.10 (ASR-ORAM complexity). Assume that on size-N databases, DEPIR.Process, DEPIR.Query and DEPIR.Decode perform  $t_S(N)$ ,  $t_Q(N)$  and  $t_D(N)$  operations (respectively). Then each execution of the Access protocol of Construction 2 with op = read performs

$$\mathsf{B}\left(t_Q(N) + t_D(N) + \mathsf{poly}\left(\lambda\right)\right) \cdot \log N$$

operations, and the execution of Access with op = write performs

$$\mathsf{poly}\left(\lambda\right) \cdot \mathsf{B} \cdot \log N + \sum_{i=1}^{\log N} \left(\mathsf{poly}\left(\lambda\right) \cdot i + \frac{t_S\left(\mathsf{B} \cdot 2^{i+1}\right)}{2^i}\right)$$

operations, where B denotes the bucket size.

Claims imply Theorem. We now use the claims to prove Theorem 3.8.

Proof of Theorem 3.8. The existence of OWFs implies the existence of PRFs and encryption schemes as used in Construction 2, so security follows from Claim 3.9 (when  $B = \lambda$ ). As for the complexity of the scheme, by the theorem assumptions (on the existence of a SK-DEPIR scheme with  $t_Q(N) =$  $t_D(N) = N^{\epsilon} \cdot \operatorname{poly}(\lambda)$ , and  $t_S = N^{1+\epsilon} \cdot \operatorname{poly}(\lambda)$ ), and Claim 3.10, we get the following. Each read operation performs  $N^{\epsilon} \cdot \log N \cdot \operatorname{poly}(\lambda) = N^{\epsilon} \cdot \operatorname{poly}(\lambda)$  operations (here, we also use the fact that  $B = \lambda$  and  $N \leq 2^{\lambda}$ ). Moreover, each write operation performs

$$\begin{split} \operatorname{\mathsf{poly}}\left(\lambda\right) \cdot \log N + \sum_{i=1}^{\log N} \left(\operatorname{\mathsf{poly}}\left(\lambda\right) \cdot i + \frac{\left(\lambda \cdot 2^{i+1}\right)^{1+\epsilon} \cdot \operatorname{\mathsf{poly}}\left(\lambda\right)}{2^{i}}\right) \\ &= \operatorname{\mathsf{poly}}\left(\lambda\right) \cdot \log^2 N + \operatorname{\mathsf{poly}}\left(\lambda\right) \cdot \sum_{i=1}^{\log N} \left(2^{i}\right)^{\epsilon} \\ &\leq N^{\epsilon} \cdot \log N \cdot \operatorname{\mathsf{poly}}\left(\lambda\right) = N^{\epsilon} \cdot \operatorname{\mathsf{poly}}\left(\lambda\right) \end{split}$$

The server state consists of  $\log N$  levels, where level *i* contains a SK-DEPIR of size  $(\lambda \cdot 2^i)^{1+\epsilon} \cdot \operatorname{\mathsf{poly}}(\lambda)$  (and additionally O(1) ciphertexts of size  $\operatorname{\mathsf{poly}}(\lambda)$ ), so the server state has size  $N^{\epsilon} \cdot \log N \cdot \operatorname{\mathsf{poly}}(\lambda) = N^{\epsilon} \cdot \operatorname{\mathsf{poly}}(\lambda)$ . The client only stores the SK-DEPIR secret key, of size  $\operatorname{\mathsf{poly}}(\lambda)$ .

To get a deterministic client, we apply the transformation of Appendix B, and use Claims B.2 and B.3.

Analysis of Bucket Overflows. The analysis of Construction 2 will rely on the following lemma which states that with overwhelming probability no bucket overflows.

**Lemma 3.11** (Probability of bucket overflows). Assuming the pseudorandomness of F, with overwhelming probability no bucket overflows during the execution of the ASR-ORAM of Construction 2.

#### The InitLevel procedure

<u>Constant:</u> the encryption key  $\mathsf{sk}$ , and the security parameter  $\lambda$ . Inputs:

*i*: the index of the level to initialize.

 $\mathsf{DB}^i$ : a size-2<sup>*i*</sup> database  $\mathsf{DB}^i$  encrypted using  $\mathsf{Encrypt}(\mathsf{sk}, \cdot)$ .

Operation:

- 1. Pick a (fresh) random PRF key  $K^{i\prime}$  for level i, generate a (fresh) SK-DEPIR key  $\mathsf{sk}^{i\prime} \leftarrow \mathsf{DEPIR}.\mathsf{KeyGen}(1^{\lambda})$  for level i, and encrypt the keys by running  $\widetilde{K}^{i\prime} \leftarrow \mathsf{Encrypt}(\mathsf{sk}, K^{i\prime}), \widetilde{\mathsf{sk}}^{i\prime} \leftarrow \mathsf{Encrypt}(\mathsf{sk}, \mathsf{sk}^{i\prime}).$
- 2. Generate  $2^i$  buckets, each with B "empty" blocks,<sup>*a*</sup> and encrypt the bucket contents using Encrypt.
- 3. Randomly and obliviously permute  $\mathsf{DB}^i$  using the Fisher-Yates shuffle, to obtain a permuted database  $\widehat{\mathsf{DB}}^i$ . In each step of the shuffle, the blocks touched during that step are re-encrypted. (That is, if a step of the shuffle touches blocks i, j then these blocks are downloaded from the server, decrypted, encrypted with fresh randomness, and then uploaded to the server again, in the correct order as determined by the shuffle.)
- 4. Insert  $\widehat{\mathsf{DB}}^i$  into the buckets as follows. For every  $1 \le j \le 2^i$ , compute the index l of the bucket into which block j is mapped, as follows:
  - If block j is "empty", then pick l at random from  $2^i$ .
  - Otherwise, let addr be the logical address of block j (recall that each block contains its logical address). Set l = F (K<sup>i</sup>, addr).

Insert block j into bucket l by downloading the entire bucket l from the server, decrypting all blocks in the bucket, replacing the first "empty" block with block j, encrypting each block in the bucket, and reloading the bucket to the server.<sup>b</sup>

5. Run Process  $(\mathsf{sk}^{i\prime}, L)$  to obtain a processed database  $\widetilde{\mathsf{DB}}^{i}$ , and output  $(\mathsf{DB}^{i}, \widetilde{\mathsf{DB}}^{i}, \widetilde{K}^{i\prime}, \widetilde{\mathsf{sk}}^{i\prime})$ .

Figure 1: The InitLevel procedure used in Construction 2

 $<sup>^{</sup>a}$ See remark on physical memory block contents in Section 2.3 for a discussion of empty blocks.

 $<sup>^{</sup>b}$ To obtain perfect correctness, if a bucket overflows then the contents of the level are stored "in the clear" (i.e., the block encryptions are stored in an array). As we show in Lemma 3.11 below, this happens with negligible probability.

The ReadBucket procedure

Input:

*l*: the index of the bucket to read.

*i*: the index of the level in which the bucket resides.

 $sk^i$ : the secret key of the SK-DEPIR of level *i*.

addr: the address of the block to read.

Operation: recall that B denotes the bucket size.

- Initialize an output value val to  $\perp$ .
- For every  $(l-1) \cdot \mathsf{B} + 1 \leq m \leq l \cdot \mathsf{B}$ :
  - Run Query  $(\mathsf{sk}^i, m)$  to obtain queries Q and a short-term client state  $\mathsf{st}_C$ , send Q to S, and obtains answers  $\{a_j\}_{j \in Q}$ .
  - Run Decode  $\left(\mathsf{sk}^{i}, \mathsf{st}_{C}, \{a_{j}\}_{j \in Q}\right)$  to obtain value  $(\mathsf{addr}^{m}, \mathsf{val}^{m})$ .
  - If  $\operatorname{\mathsf{addr}}^m = \operatorname{\mathsf{addr}} \operatorname{then} \operatorname{set} \operatorname{\mathsf{val}} := \operatorname{\mathsf{val}}^m$ .
- Output val.

Figure 2: The ReadBucket procedure used in Construction 2

*Proof.* For simplicity of the analysis, we model the PRF as a random function. In particular, this means there is no difference between the mapping to buckets of real and "empty" blocks in Step 4 of the InitLevel procedure of Figure 1. Indeed, if InitLevel is called with a database DB with k real blocks, then exactly  $2^i - k$  blocks are "empty". In particular, there is a way to assigning addresses in  $[2^i]$  to each of the empty blocks, such that each (real or empty) block has a unique address. For unique addresses (i.e., inputs to F), choosing a random output is identical to applying a random function. Therefore, in the following we assume DB contains exactly  $2^i$  real blocks.

Whenever InitLevel is called for some level  $i \in [\ell]$ , the corresponding database contains  $2^i$  data blocks, which are then allocated to the  $2^i$  size-B buckets of the level. Therefore, in expectation every specific bucket B will contain a single data block, and so by Chernoff's bound the probability that bucket B of size- $\lambda$  overflows is at most

$$\frac{e^{\lambda-1}}{\lambda^{\lambda}} \le 2^{-\lambda}$$

where the inequality holds for a large enough  $\lambda \geq 2e$ . Since the total number of buckets in all levels is at most  $N \cdot \log N = \text{poly}(\lambda)$ , and each bucket is initialized at most  $\text{poly}(\lambda)$  times, the probability that *any* bucket overflows is negligible.

#### **Proofs of Claims.** We now prove Claims 3.9 and 3.10.

Proof of Claim 3.9. We show that the correctness of the scheme follows from the correctness of the SK-DEPIR, and the pseudorandomness of F. First, the pseudorandomness of F guarantees that with overwhelming probability no bucket overflows (see Lemma 3.11). Conditioned on this event, the construction preserves the invariant that each level contains at most a single copy of each block, and fresher copies appear in levels with smaller indices. This is guaranteed because the **ReShuffle** procedure removes duplicate block copies, keeping the copy from the level with smaller index (which contains the fresher copy). Finally, since **read** operations return the copy from the smallest level

#### The ReShuffle procedure

<u>Constant:</u> the encryption key sk. Inputs:

 $i {:}\ {\rm the \ index \ of \ a \ level \ to \ reshuffle.}$ 

 $(\mathsf{DB}^{j}, \widetilde{\mathsf{DB}}^{j}), j \in \{i, i+1\}$ : the databases  $\mathsf{DB}^{j}$  (encrypted with  $\mathsf{Encrypt}(\mathsf{sk}, \cdot)$ ), and the processed databases  $\widetilde{\mathsf{DB}}^{j}$ , of levels i, i+1.

#### Operation:

- 1. For  $j \in \{i, i + 1\}$ , if  $\mathsf{DB}^j$  is empty (because it was not initialized yet, or following a previous reshuffle), instantiate  $\mathsf{DB}^j$  with  $2^j$  "empty" blocks, encrypted with  $\mathsf{Encrypt}(\mathsf{sk}, \cdot)$ . (See remark on physical memory block contents in Section 2.3 for a discussion of empty blocks.)
- 2. For  $j \in \{i, i+1\}$ , perform a linear scan of  $\mathsf{DB}^j$ , concatenating encryptions of the label "j i" to all blocks. (That is, level-*i* blocks are given label 0, and blocks from level i + 1 are given label 1.)
- 3. Let A be the array of size  $(2^i + 2^{i+1})$  obtained by concatenating  $\mathsf{DB}^i, \mathsf{DB}^{i+1}$ .
- 4. Obliviously sort A according to block addresses, breaking ties using the labels created in Step 2. Each touched block is re-encrypted before being uploaded to the server. (After this step, duplicate block copies appear consecutively, and the copy from level *i* appears first.)
- 5. Perform a linear scan over A, replacing all duplicate blocks with "empty" blocks, and updating the labels (created in Step 2) of all non-duplicate blocks to 0. This is done as follows: the client locally stores the address of the previous block in A (initialized to 0). When traversing the current block, if its address is the same as the previous block, then replace the block with an "empty" block with label 1, otherwise update the block label to 0. Each block is re-encrypted before being uploaded to the server.
- 6. Obliviously sort A according to the labels, breaking ties according to block addresses. Each touched block is re-encrypted before being uploaded to the server. (After this step, real blocks appear before "empty" blocks.)
- 7. Perform a linear scan over A, removing the labels. Truncate A to size  $2^{i+1}$ . (Notice that the truncated A still contains the freshest version of all blocks from  $\mathsf{DB}^i, \mathsf{DB}^{i+1}$ .)
- 8. Run the procedure  $\left(\mathsf{DB}^{i+1\prime}, \widetilde{\mathsf{DB}}^{i+1\prime}, \widetilde{K}^{i+1\prime} \widetilde{\mathsf{sk}}^{i+1\prime}\right) \leftarrow \mathsf{InitLevel}(i+1, A)$  of Figure 1 to obtain the processed database  $\widetilde{\mathsf{DB}}^{i+1\prime}$  of level i+1, and fresh (encrypted) PRF and SK-DEPIR keys  $\widetilde{K}^{i+1\prime}, \widetilde{\mathsf{sk}}^{i+1\prime}$  (respectively). Replace  $\widetilde{K}^{i+1}, \widetilde{\mathsf{sk}}^{i+1}$  with  $\widetilde{K}^{i+1\prime}, \widetilde{\mathsf{sk}}^{i+1\prime}$  (respectively). Update level ito be empty  $\mathsf{L}^{i} = \bot$ , and level i+1 to  $\mathsf{L}_{i+1} = \left(\mathsf{DB}^{i+1\prime}, \widetilde{\mathsf{DB}}^{i+1\prime}\right)$ .

Figure 3: The ReShuffle protocol used in Construction 2

that contains the block (namely, the freshest copy of the block), then correctness follows from the correctness of the underlying SK-DEPIR scheme.

We now argue security, via a sequence of hybrids. We condition all hybrids on the event that no bucket overflows. This is without loss of generality since (by Lemma 3.11) this event happens with overwhelming probability.

- $\mathcal{H}_{\mathbf{0}}^{\mathbf{b}''}$ : Hybrid  $\mathcal{H}_{\mathbf{0}}^{b''}$  is the view  $(\mathsf{st}_0, (\mathcal{ACC}_i)_i)$  of the adversary  $\mathcal{A}$  in the ORAM security game when the challenger chooses bit b.
- $\mathcal{H}_{\mathbf{0}}^{\mathbf{b}\prime}$ : In  $\mathcal{H}_{\mathbf{0}}^{b\prime}$ , we replace  $\mathsf{DB}^{b}$  with the all-0 database. Additionally, we replace the encryptions  $\widetilde{K}^{i}, \widetilde{\mathsf{sk}}^{i}$  of the PRF and SK-DEPIR keys of all levels, throughout the execution of the scheme, with encryptions of the all-zero string. Moreover, we replace the ciphertexts c generated during write operations with encryptions of zeros. All accesses into the database are still performed correctly, by using the actual database contents and keys. (For example, in Step 4 of the lnitLevel procedure, the bucket index is computed based on the actual block address and actual PRF key, even though in the encrypted database this value was replaced by 0.) Hybrids  $\mathcal{H}_{0}^{b\prime}$  and  $\mathcal{H}_{0}^{b\prime}$  are computationally indistinguishable by the CPA-security of the encryption scheme.
- $\mathcal{H}_{\mathbf{0}}^{\mathbf{b}}$ : In  $\mathcal{H}_{0}^{b}$ , we replace the PRF with a truly random function (using a different random function for every key  $K_{i}$ ). Hybrids  $\mathcal{H}_{0}^{b'}$  and  $\mathcal{H}_{0}^{b}$  are computationally indistinguishable by the pseudorandomness of F (using a standard hybrid argument over the different initializations of PRF keys in InitLevel).
- $\mathcal{H}_{\mathbf{j}}^{\mathbf{b}}, \mathbf{1} \leq \mathbf{j} \leq \ell$ : In  $\mathcal{H}_{j}^{b}$ , we replace all calls to Query (in the execution of the ReadBucket procedure) in levels  $1, \ldots, j$  with reads of address 1 (i.e., the first block in the bucket list L that was used to generate the SK-DEPIR for the level) from the SK-DEPIR of the level.

We now show that the for every  $0 \leq j < \ell$ , hybrids  $\mathcal{H}_j^b$  and  $\mathcal{H}_{j+1}^b$  are computationally indistinguishable, by the security of the SK-DEPIR scheme. The only difference between  $\mathcal{H}_j^b, \mathcal{H}_{j+1}^b$  is in the accesses to the SK-DEPIR scheme of level j. However, the hybrids differ from the distributions in the SK-DEPIR security proof in two points: (1) they also include the access pattern to the physical memory during the execution of **Process**; and (2) they consist of a sequential composition of several *independent* instantiations of the SK-DEPIR (the instantiations are independent because a fresh SK-DEPIR key is chosen for the level whenever it is instantiated in InitLevel). Notice that in every single SK-DEPIR instance, (1) together with the access pattern during **Query** is exactly the adversary's view in the security with oblivious preprocessing security game. Therefore,  $\mathcal{H}_j^b \approx \mathcal{H}_{j+1}^b$  by a standard hybrid argument over independent instantiations of the SK-DEPIR.

We now define a final hybrid  $\mathcal{H}_{\ell+1}^b$  as follows. In  $\mathcal{H}_{\ell+1}^b$ , we modify lnitLevel such that on input *i*, in Step 4 it picks randomly with repetition a list of  $2^i$  buckets, downloads each of them (in order), re-encrypts all the blocks in the bucket, and uploads the bucket back to the server. Then hybrids  $\mathcal{H}_{\ell}^b$  and  $\mathcal{H}_{\ell+1}^b$  are identically distributed. Indeed, in  $\mathcal{H}_{\ell}^b$  the random function is only used in lnitLevel (since ReadBucket calls do not use the random function any more), so the only difference between the hybrids is that in  $\mathcal{H}_{\ell}^b$  repeated copies of a real block would always be mapped to the same bucket, whereas in  $\mathcal{H}_{\ell+1}^b$  the choice of buckets is completely random. However, Construction 2 preserves the invariant that the real blocks in every level are distinct. Since the random function is only applied to real blocks, it is never called twice with the same input. This holds also under rewinds, because each call to lnitLevel is executed with a fresh random function (since each execution uses a fresh PRF key, and each such instantiation of the PRF was replaced in  $\mathcal{H}_0^b$  by an independent random function).

Notice that in  $\mathcal{H}^{b}_{\ell+1}$ , the access pattern to the physical memory is completely independent of the read or write operations performed throughout the execution. Indeed, this holds for read

operations because the accesses there are induced by running B executions of  $Query(sk^i, 1)$  on each level *i*, regardless of the read location. For write operations, all steps performed during reshuffle are oblivious of the database contents (either linear scans or oblivious sorting), and the execution of InitLevel is also oblivious of database contents (because we have replaced the mapping into buckets with a random list of buckets, and because the SK-DEPIR preprocessing is performed on ciphertexts).

We conclude the proof by noting that  $\mathcal{H}^0_{\ell+1} \equiv \mathcal{H}^1_{\ell+1}$  since neither depend on  $\mathsf{DB}^0, \mathsf{DB}^1$  or the access patterns.

Proof of Claim 3.10. We first analyze the complexity of Access where op = read. During a read, the client does the following for every non-empty level (there are at most log *n* such levels). First, he reads the level-specific PRF and SK-DEPIR keys from the server, decrypts them, and computes the bucket index, which requires poly ( $\lambda$ ) operations. Then, for each of the B blocks in the bucket, the client performs  $t_Q$  and  $t_D$  operations to run DEPIR.Query and DEPIR.Decode (respectively). Therefore, Access performs B ( $t_Q(N) + t_D(N) + poly(\lambda)$ )  $\cdot \log N$  operations.

When op = write, each operation encrypts a single block  $(poly(\lambda) \text{ operations})$ , updates the counter  $(poly(\lambda) \text{ operations})$  and performs its "share" of the ReShuffle procedure for each level (i.e., a  $2^{-i}$ -fraction of the operations of the reshuffle of level *i*, for every  $i = 1, \ldots, \log N$ ). Each execution of the ReShuffle procedure of level *i* performs the following number of operation:

- $2^i \cdot \text{poly}(\lambda)$  operations to initialize  $\mathsf{DB}^i, \mathsf{DB}^{i+1}$  (if needed), and for a constant number of linear scans of  $\mathsf{DB}^i, \mathsf{DB}^{i+1}$ , and A.
- $i \cdot 2^i \cdot \text{poly}(\lambda)$  operations for a constant number of oblivious sorts of A (using an oblivious sort network that has size  $N \log N$  for inputs of size N).
- Initializing level i + 1, which performs:
  - poly ( $\lambda$ ) operations to choose the PRF and SK-DEPIR keys and encrypt them.
  - $B \cdot 2^{i} \cdot poly(\lambda)$  operations to initialize the buckets and insert A into them.
  - $-i \cdot 2^{i} \cdot \text{poly}(\lambda)$  operations to obliviously sort A before inserting it into the buckets.
  - $t_S (B \cdot 2^i)$  operations to run DEPIR.Process on the database obtained from the concatenation of all buckets.

Therefore, reshuffling level *i* requires performing  $B \cdot 2^i \cdot \text{poly}(\lambda) + i \cdot 2^i \cdot \text{poly}(\lambda) + t_S(B \cdot 2^{i+1})$  operations. Therefore, each write operation performs the following number of operations:

$$\begin{aligned} \mathsf{poly}\left(\lambda\right) &+ \frac{1}{2^{i}} \cdot \sum_{i=1}^{\log N} \left(\mathsf{B} \cdot 2^{i} \cdot \mathsf{poly}\left(\lambda\right) + i \cdot 2^{i} \cdot \mathsf{poly}\left(\lambda\right) + t_{S}\left(\mathsf{B} \cdot 2^{i+1}\right)\right) \\ &= \mathsf{poly}\left(\lambda\right) \cdot \mathsf{B} \cdot \log N + \sum_{i=1}^{\log N} \left(\mathsf{poly}\left(\lambda\right) \cdot i + \frac{t_{S}\left(\mathsf{B} \cdot 2^{i+1}\right)}{2^{i}}\right) \end{aligned}$$

# 4 Definition of RAM-FHE

We first formally define the RAM model we work with in Section 4.1, which is a simple model of RAM computation that captures their essential efficiency advantage over Turing machines. We then define single-hop RAM-FHE in Section 4.2 and multi-hop RAM-FHE in Section 6.2.

### 4.1 Definition of RAM machines

We define a simple model of RAM computation that captures their essential efficiency advantage over Turing machines. We emphasize that we will not describe the main algorithms (e.g, encryption, decryption, and evaluation) of our schemes in this formalism, and will instead describe these algorithms in the usual informal style. We will use the term **algorithm** when we do not intend to be precise about the exact model of computation.

We reserve the more formal term RAM machine to describe the object that the FHE evaluation algorithm takes as input.

We define RAM machines via a transition circuit  $\delta$ , with the following functionality. The circuit  $\delta$  is designed to be evaluated repeatedly in a prescribed way, such that the main output of the  $i^{th}$  evaluation is a an operation on one of the RAM machine's tapes. In addition to the usual input, output, and work tapes, the RAM machine also has a special "persistent" tape. The main input to  $\delta$  is the result of the previously output operation. Additionally, the circuit  $\delta$  simulates statefulness by taking as input and producing as output an internal state.

**Definition 4.1.** A RAM machine with input space  $\mathcal{X}$  and output space  $\mathcal{Y}$  is a tuple  $M = (Q, q_0, C)$ , where:

- Q is a finite set, called the state space of M,
- $q_0$  is an element of Q, called the initial state of M,
- C is a circuit that computes a function  $\delta$ , called the transition function of M, that maps<sup>7</sup>

$$\delta: \mathcal{X} \times Q \times \{0, 1, \epsilon\} \to (Q \times \mathsf{Ops}) \sqcup \mathcal{Y},$$

where Ops is tuples of the form (tape, instr, addr, val), where tape  $\in$  {persistent, volatile}, instr  $\in$  {read, write}, addr  $\in \mathbb{Z}^+$ , and val  $\in \{0,1\}$ .<sup>8</sup> We refer to the persistent tape as the database, and to the volatile tape as the scratch tape.

### 4.1.1 Execution Semantics

**Definition 4.2.** For  $D, V \in \{0, 1\}^*$ , and  $\mathsf{op} = (\mathsf{tape}, \mathsf{instr}, \mathsf{addr}, \mathsf{val})$ , we denote by  $\mathsf{op}(D, V)$  the tuple (b, D', V'), where |D'| = |D|, |V'| = |V|, and

$$b = \begin{cases} D_{\text{addr}} & \text{if instr = read, tape = persistent, and } 1 \leq \text{addr} \leq |D| \\ V_{\text{addr}} & \text{if instr = read, tape = volatile, and } 1 \leq \text{addr} \leq |V| \\ 0 & \text{otherwise} \end{cases}$$
$$D'_i = \begin{cases} \text{val} & \text{if instr = write, tape = persistent, and addr} = i \\ D_i & \text{otherwise} \end{cases}$$
$$V'_i = \begin{cases} \text{val} & \text{if instr = write, tape = volatile, and addr} = i \\ V_i & \text{otherwise} \end{cases}$$

**Definition 4.3.** We say that  $M = (Q, q_0, C)$  terminates on input x and database D with output y if there exist sequences  $q_1, \ldots, q_T \in Q$ ,  $\mathsf{op}_1, \ldots, \mathsf{op}_T \in \mathsf{Ops}, b_1, \ldots, b_T \in \{0, 1\}, D_1, \ldots, D_T \in \{0, 1\}^{|D|}$ , and  $V_0, \ldots, V_T \in \{0, 1\}^*$  such that:

<sup>&</sup>lt;sup>7</sup>Notice that in particular, the description of M specifies the input and output domains.

<sup>&</sup>lt;sup>8</sup>Assuming read, write operations are on bits is without loss of generality, since they can be used to emulate operations on larger blocks.

- $V_0 = 0^S$  for some  $S \in \mathbb{Z}^+$ , and  $b_0 = 0$ ,
- For  $i \in [T]$ , it holds that  $(q_i, \mathsf{op}_i) = C(x, q_{i-1}, b_{i-1})$  and  $(b_i, D_i, V_i) = \mathsf{op}_i(D_{i-1}, V_{i-1})$ .
- It holds that  $y = C(x, q_T, b_T)$ .

In this case, the execution trace of M on x with database D is the sequence  $(q_0, \mathsf{op}_0), \ldots, (q_T, \mathsf{op}_T), y$ . We write  $\mathsf{Time}(M, x, D)$  to denote T, and refer to it as the running time of M on input x and database D. We refer to  $D_T$  as the resultant database after executing M on input x and database D, and write  $(y, D_T) = M^D(x)$ .

### 4.2 Single-Hop RAM FHE

**Definition 4.4** (Single-hop RAM FHE). A public-key (single-hop) RAM FHE scheme is a tuple of PPT<sup>9</sup> algorithms (KeyGen, Enc, Dec, Eval) such that:

- Syntax.
  - KeyGen  $(1^{\lambda})$  takes as input a security parameter  $\lambda$ , and outputs public and secret keys pk, sk.
  - $\text{Enc}(\mathsf{pk}, D, 1^B)$  takes as input a pubic key  $\mathsf{pk}$ , a database D, and a bound B on the description size of RAM machines. It outputs a database-ciphertext  $\hat{D}$ . For improved efficiency, it may also take as input a bound s (in unary) on the space usage of the RAM machines for which homomorphic evaluation will be supported.
  - Eval  $(M, x, 1^T)$  takes as input a description M of a RAM machine, an input x, and a running time bound T, and is given read/write random-access to a database-ciphertext  $\hat{D}$ . Eval outputs an output-ciphertext  $\hat{y}$ , and may also change the contents of  $\hat{D}$  to some new value  $\hat{D}'$ . We write  $(\hat{y}, \hat{D}') = \mathsf{Eval}^{\hat{D}}(M, x, 1^T)$ .
  - $\text{Dec}(\mathsf{sk}, \hat{y})$  takes as input a secret key sk and an output-ciphertext  $\hat{y}$ , and outputs a plaintext message y.
- Correctness. For any security parameter  $\lambda$ , any size bound B, any RAM machine M satisfying  $|M| \leq B$ , any database  $D \in \{0, 1\}^*$ , any input x, and any  $T \in \mathbb{Z}^+$  with  $\mathsf{Time}(M, x, D) \leq T$ , in the probability space defined by sampling

$$\begin{aligned} (\mathsf{pk},\mathsf{sk}) &\leftarrow \mathsf{KeyGen}(1^{\lambda}) \\ \hat{D} &\leftarrow \mathsf{Enc}(\mathsf{pk},D,1^B) \\ \left(\hat{y},\hat{D}'\right) &:= \mathsf{Eval}^{\hat{D}}(M,x,1^T) \\ (y,D') &:= M^D(x) \\ y' &:= \mathsf{Dec}(\mathsf{sk},\hat{y}), \end{aligned}$$
(1)

it holds that y = y' except with  $\operatorname{negl}(\lambda)$  probability.

• IND-CPA Security. For all non-uniform PPT  $\mathcal{A}_0$  and  $\mathcal{A}_1$ , there is a negligible function negl such that for every security parameter  $\lambda$ ,

$$\Pr \begin{bmatrix} (\mathsf{pk},\mathsf{sk}) \leftarrow \mathsf{KeyGen}(1^{\lambda}) \\ (\mathsf{st}, D_0, D_1, 1^B) := \mathcal{A}_0(\mathsf{pk}) \\ b' = b : & b \leftarrow \{0, 1\} \\ \hat{D} \leftarrow \mathsf{Enc}(\mathsf{pk}, D_b, B) \\ b' := \mathcal{A}_1(\mathsf{st}, \hat{D}) \end{bmatrix} \leq \frac{1}{2} + \mathsf{negl}(\lambda).$$

 $<sup>^9\</sup>mathrm{In}$  fact, in our construction  $\mathsf{Eval}$  and  $\mathsf{Dec}$  are deterministic.

- η(|D|)-Efficiency. With probability 1, the running time of Eval in the experiment described in Eq. (1) is at most T · η(|D|) · poly (B, λ).
- Compactness. In the experiment described in Eq. (1),  $|\hat{y}| \leq \operatorname{poly}(\log |\mathcal{Y}|, \lambda)$ .

**Remark 4.5.** We note that when Enc is executed with the additional space-bound parameter s, then correctness holds for every RAM machine M whose volatile tape throughout the execution has size at most s, and the adversary in the security game is also allowed to choose s.

### 4.3 Multi-Hop RAM FHE

**Definition 4.6** (Multi-hop RAM-FHE). A public-key *multi-hop* RAM FHE scheme is a tuple of PPT algorithms (KeyGen, Enc, Dec) along with a RAM machine Eval such that

• Correctness. For any security parameter  $\lambda \in \mathbb{Z}^+$ , any database  $D_0$ , any bound  $B \in \mathbb{Z}^+$ , any sequence of RAM machines  $M_1, \ldots, M_t$  with input space  $\mathcal{X}$  and output space  $\mathcal{Y}$ , any inputs  $x_1, \ldots, x_t \in \mathcal{X}$ , and any time bounds  $T_1, \ldots, T_t$ : For each  $i \in [t]$ , define  $y_i$  and  $D_i$  by computing  $(y_i, D_i) := M_i^{D_{i-1}}(x_i)$ . If for each  $i \in [t]$ ,  $|M_i| \leq B$  and  $\mathsf{Time}(M_i, x_i, D_{i-1}) \leq T_i$ , then in the probability space defined by sampling

$$(\mathsf{pk},\mathsf{sk}) \leftarrow \mathsf{KeyGen}(1^{\lambda})$$

$$\hat{D}_{0} \leftarrow \mathsf{Enc}(\mathsf{pk}, D_{0}, B)$$
For  $i \in [t]$ :
$$(\hat{y}_{i}, \hat{D}_{i}) := \mathsf{Eval}^{\hat{D}_{i-1}}(M_{i}, x_{i}, T_{i})$$

$$y'_{i} := \mathsf{Dec}(\mathsf{sk}, \hat{y}_{i})$$
(2)

it holds with probability 1 for each  $i \in [t]$  that  $y'_i = y_i$ .

- IND-CPA Security. Same as for single-hop.
- $\eta(\cdot)$ -Efficiency. In the experiment described in (5), it holds with probability 1 for each  $i \in [t]$  that the running time of Eval is at most  $\text{Time}(M_i, x_i, D_{i-1}) \cdot \eta(|D_{i-1}|) \operatorname{poly}(B, \lambda)$ .
- Compactness. In the experiment described in (5), it holds for each  $i \in [t]$  that  $|\hat{y}_i| \leq \text{poly}(\log |\mathcal{Y}|, \lambda)$ .

**Remark 4.7.** We note that in Definition 6.4, we distinguish between the *output*  $y_i$  of a RAM machine, and the updated database  $D_i$  that it produces by overwriting  $D_{i-1}$ . In particular, we cannot homomorphically evaluate programs that make random-access reads to  $y^{(1)}, \ldots, y^{(i-1)}$ .

# 5 Road Map Towards Constructing RAM-FHE

As described in Section 1.2, the encryption of a database D consists of the server state in a rewindable ORAM for D, together with a VBB obfuscation of the circuit that emulates a single execution step of the rewindable ORAM client. Formalizing this intuitive idea requires two conceptual steps. First, we need to emulate a *consistent* client state throughout the execution (because the ORAM client is stateful, while the obfuscated circuit is not), as well as guarantee semi-honest emulation of the ORAM server. This covers steps (1) and (3) from Section 1.2. Second, we need to hide the ORAM client state from the evaluator, using pseudorandom bits for encryption, which was described as steps (2) and (5) in Section 1.2. We obtain both of these using a new abstraction which we call a **database-dependent** RAM-VBB obfuscator (Section 5.1) in which, informally, the obfuscator takes as input not

only a database D, but also a *specific* RAM machine M, and the evaluator can run M on different inputs x with RAM access to (the mutable) D. We provide two constructions (Section 5.2) to handle each of the issues described above. We obtain the RAM-FHE by applying the RAM-VBB obfuscator to the universal RAM machine (which takes as input a description M of a RAM machine, and an input x for it, and outputs  $M^D(x)$ , where D is the database), that additionally encrypts its output using a PKE scheme (step (4) in Section 1.2).

# 5.1 Database-Dependent RAM-VBB Obfuscation

We define two notions of RAM-VBB obfuscation, in which the RAM machine is obfuscated with relation to a specific database. These notions, which we call *database-dependent* RAM-VBB, provide weaker security than RAM-FHE, and incomparable correctness. We note that though such obfuscation is unlikely to exist in general, similar to circuit-VBB obfuscation it might exist for restricted ensembles of RAM machines, and in particular might exist for the *specific* ensemble we consider in this work.

Informally, the obfuscator  $\mathcal{O}$  is parameterized by an ensemble  $\mathcal{M} = {\mathcal{M}_N}_N$  of classes of RAM programs. It takes as input not only a database  $D_0 \in {\{0,1\}}^N$ , but also a RAM machine  $M \in \mathcal{M}_N$ . The evaluator is able to compute  $M^D(x)$  for any input x and any database D that is either  $D_0$  or was obtained by a previous execution of M. Formally,

**Definition 5.1** (Database-dependent RAM-VBB obfuscator). Let  $n \in \mathbb{N}$  be an input length,  $N \leq 2^{\lambda}$  be a database size, and  $\mathcal{M} = {\mathcal{M}_N}_N$  be an ensemble of classes of RAM programs. A database dependent RAM-VBB obfuscator for  $\mathcal{M}$  is an algorithm  $\mathcal{O}$  that takes as input a security parameter  $1^{\lambda}$ , a database  $D_0 \in {\{0,1\}}^N$ , and a RAM machine  $M \in \mathcal{M}_N$ . It outputs a database  $\widetilde{D}_0$ , a RAM machine  $\widetilde{M}$ , and some auxiliary input  $\mathcal{I}_0$  for  $\widetilde{M}$ . We require that  $\mathcal{O}$  satisfies the following requirements:

• Correctness. For every  $n, k, N \in \mathbb{N}$ , every  $M \in \mathcal{M}_N$ , every database  $D_0 \in \{0, 1\}^N$ , and every inputs  $x_1, \ldots, x_m \in \{0, 1\}^n$ , the following two experiments yield the same values of  $(y_1, \ldots, y_m) \in (\{0, 1\}^k)^m$  except with negl  $(\lambda)$  probability.

$$(\widetilde{D}_{0}, \widetilde{M}, \mathcal{I}_{0}) \leftarrow \mathcal{O}(1^{\lambda}, D_{0}, M)$$

$$(y_{1}, \widetilde{D}_{1}, \mathcal{I}_{1}) \leftarrow \widetilde{M}^{\widetilde{D}_{0}}(x_{1}, \mathcal{I}_{0})$$

$$\cdots$$

$$(y_{m}, \widetilde{D}_{m}, \mathcal{I}_{m}) \leftarrow \widetilde{M}^{\widetilde{D}_{m-1}}(x_{m}, \mathcal{I}_{m-1})$$

$$(y_{1}, D_{1}) \leftarrow M^{D_{0}}(x_{1})$$

$$\cdots$$

$$(y_{m}, D_{m}) \leftarrow M^{D_{m-1}}(x_{m})$$

$$(3)$$

and

• Efficiency. In the above experiments, it holds that

$$\mathsf{Time}(\widetilde{M}, (x_i, \mathcal{I}_{i-1}), \widetilde{D}_{i-1}) \leq \mathsf{Time}(M, x_i, D_{i-1}) \cdot \mathsf{poly}(|M|, \lambda)$$

where |M| denotes the combined length of the internal state and the description of M.

We define two security notions for database-dependent RAM-VBB obfuscation. The first, which we call **transcript-simulable**, is roughly that any adversary (with single-bit output) given an obfuscation of  $(D_0, M)$  is simulatable given only the execution trace (Definition 4.3), namely given oracle access to the function that takes a sequence of inputs  $x_1, \ldots, x_d$ , and returns the operations performed by M when sequentially executed (i.e., with a mutable database D that is initially  $D_0$  but persists across executions) on the inputs  $x_1, \ldots, x_d$ . The second security property, which we call address simulatable, is stronger since it gives the simulator less information. Specifically, the simulator no longer sees the entire computation transcripts but instead sees only the *addresses* of the physical memory which are operated on, the *type* (read or write) of memory operation, and the outcome of the computation. The simulator does *not* see the *values* read from / written to memory, or the contents  $D_0$  of the initial database, but instead sees only its size  $|D_0|$ .

To formalize this notion, we first define the notion of address pattern.

**Definition 5.2** (Address pattern). For a RAM machine M with input x and RAM access to a database D, the address pattern of  $M^D$  on x consists of the list of physical memory accesses which M performed, and for every access, whether it was a read or a write. It also contains the output  $M^D(x)$ .

**Definition 5.3** (Transcript/address-simulatable). We say that a database-dependent RAM-VBB  $\mathcal{O}$  for  $\mathcal{M} = {\mathcal{M}_N}_N$  is transcript-simulable if for every PPT  $\mathcal{A}$  (producing a single output bit), there is a PPT Sim and negligible function  $\alpha$  such that for all  $\lambda, N, n, k \in \mathbb{N}$ , all databases  $D_0 \in {\{0,1\}}^N$ , all  $m = \text{poly}(\lambda)$ , all RAM machines  $M \in \mathcal{M}_N$  with input length n and output length k, and all "auxiliary input"  $z \in {\{0,1\}}^*$ , it holds that

$$\left| \Pr\left[ \mathcal{A}(1^{\lambda}, \mathcal{O}(1^{\lambda}, D_0, M), z) = 1 \right] - \Pr[\mathsf{Sim}^B(1^{\lambda}, z', 1^{|M|}, 1^n, 1^k, z) = 1] \right| \le \alpha(\lambda)$$
(4)

where  $z' = D_0$ , and B is an oracle that on input  $(x_1, \ldots, x_m)$  runs the experiment described in Eq. (3) and outputs, for each  $i \in [m]$ , the execution trace of  $M^{D_{i-1}}$  on  $x_i$ .

We say that a database-dependent RAM-VBB obfuscator  $\mathcal{O}$  is address-simulatable if Eq. (4) holds for  $z' = 1^{|D_0|}$ , and the oracle *B* that on input  $(x_1, \ldots, x_m)$  runs the experiment described in Eq. (3) and outputs, for each  $i \in [m]$ , the address pattern of  $M^{D_{i-1}}$  on  $x_i$ .

 $We \ abbreviate \ transcript/address-simulatable \ database-dependent \ RAM-VBB \ as \ transcript/address-simulatable \ RAM-VBB.$ 

**Definition 5.4.** A transcript/address-simulable single-hop database-dependent RAM-VBB obfuscator for  $\mathcal{M}$  is an obfuscator which satisfies Definitions 5.1 and 5.3, but with m = 1 in both the correctness and the security requirement.

**Discussion** We note that it is possible to build a *single-hop* database-dependent RAM-VBB obfuscator from a *multi-hop* database-dependent RAM-VBB obfuscator by augmenting the RAM machine M to only allow a single sequential execution.

### 5.2 Database-Dependent RAM-VBB Obfuscation: Constructions

In this section we construct (single-hop) transcript-simulatable and address-simulatable RAM-VBB obfuscators. These will be used in Section 6 to construct a RAM-FHE scheme.

We note that in the single hop setting, we can assume without loss of generality that the database is read-only, since database updates can be emulated in the scratch tape, causing a multiplicative factor-2 increase in the scratch tape size, and the number of **read** accesses. Therefore, we can (by performing dummy accesses if needed) assume without loss of generality that every execution step performs a single **read** from the database and scratch tape, and a single **write** to the scratch tape.

#### 5.2.1 Transcript-Simulatable Database-Dependent RAM-VBB

We now construct a single-hop transcript-simulatable RAM-VBB obfuscator (see Section 6.2.1 for a multi-hop variant). The high level idea is to use MACs and Merkle hash trees to enforce consistent execution, and to obfuscate the transition circuit (computing the transition function  $\delta$  of the RAM machine) which has the MAC key hard-wired into it. This intuition is formalized in the next construction.

Construction 3 (Transcript-simulatable RAM-VBB obfuscation). The transcript-simulatable RAM-VBB obfuscator  $\mathcal{O}_{\text{trans}}$  uses the following building blocks:

- A family  $\mathcal{H}$  of hash functions.
- A MAC scheme (KeyGen, Tag, Verify), in which Tag, Verify are deterministic (this assumption is without loss of generality).
- A circuit obfuscator  $\mathcal{O}$ .

Given a security parameter  $\lambda$ , a database  $D_0$ , and a RAM machine M,  $\mathcal{O}_{trans}$  operates as follows:

- Generates a random MAC key  $K_{MAC} \leftarrow \text{KeyGen}(1^{\lambda})$ , and picks a description of a hash function  $h \leftarrow \mathcal{H}$ .
- Generate a MHT MT for  $D_0$ , and let Rt denote its root.
- Let  $st_M$  denote the initial state of the RAM machine M, set  $st = (true, st_M, Rt)$ , and pad st with zeros to have the same size as st in Figure 4. (The boolean value true in st indicates that the execution hasn't started yet.)  $\mathcal{O}_{trans}$  generates a tag  $\sigma = Tag(K_{MAC}, (false, st))$ . (The signature is on the state st, as well as a boolean variable  $b_{fin}$  indicating whether the execution has already terminated.)
- Runs the obfuscator  $\widetilde{C} \leftarrow \mathcal{O}(1^{\lambda}, C_{\mathsf{Exec}})$  to obfuscate the circuit  $C_{\mathsf{Exec}}$  described in Figure 5, with the constants described in Figure 4 hard-wired into it.
- Outputs  $(\mathsf{MT}, M_{\mathsf{wrap}}, \mathcal{I} = (\mathsf{st}, \sigma, \widetilde{C}))$ , where  $M_{\mathsf{wrap}}$  is the RAM machine described in Figure 6.

We now prove that Construction 3 is a single-hop transcript-simulatable RAM-VBB obfuscator.

**Claim 5.5.** Construction 3 is a single-hop transcript-simulatable RAM-VBB obfuscator for  $\mathcal{M}$ , when instantiated with:

- a secure MAC scheme,
- a family of CRHFs, and
- a VBB circuit obfuscator for  $\mathcal{M}_{wrap}$ , where  $\mathcal{M}_{wrap}$  is the ensemble of classes of RAM machines obtained by instantiating the RAM machine from Figure 6 with  $M \in \mathcal{M}$ .

Proof. Single-hop correctness follows from the correctness of the MAC and the VBB obfuscator. As for efficiency,  $M_{wrap}$  simply executes  $\widetilde{C}$ , and reads O(1) paths in MT, so its running time is  $\left|\widetilde{C}\right| + \operatorname{poly}\left(\log N, \lambda\right) = \left|\widetilde{C}\right| + \operatorname{poly}\left(\lambda\right)$  (because  $N \leq 2^{\lambda}$ ).  $\widetilde{C}$  performs a single transition step of M, reads a constant number of paths from MT, generates and verifies a constant number of MACs on input whose size is  $|\operatorname{st}_M| + \operatorname{poly}\left(|M|, \lambda\right)$  (here, we use the fact that  $N \leq 2^{\lambda}$ , and  $|x| \leq |M|$ ), where  $\operatorname{st}_M$  is M's internal state. So  $\operatorname{Time}\left(\widetilde{M}, (x, \mathcal{I}), D\right) \leq \operatorname{Time}\left(M, x, D\right) \cdot \operatorname{poly}\left(|M|, \lambda\right)$ .

**Constants and inputs used in the circuit**  $C_{\text{Exec}}$  of Figure 5 <u>Constants:</u> a description h of a CRHF, and a key  $K_{\text{MAC}}$  for a MAC scheme. Inputs:

 $x \in \{0,1\}^n$ : an input for the RAM machine M.

 $b_{\text{fin}}$ : a boolean variable indicating whether the computation has already terminated.

- $st = (b_{first}, st_M, Rt, Rt_{hist}, \mathcal{P}_{hist}, addr_{DB}, addr_{stape}, addr_w, val_w, x')$ : an internal state st, consisting of: a boolean variable  $b_{first}$  indicating whether this is the first operation, the internal state  $st_M$  of a RAM machine, the root Rt for a MHT MT for a database, the root Rt\_{hist} of a MHT MT\_{hist} of the history of accesses performed so far, and the path  $\mathcal{P}_{hist}$  to the right-most (i.e., last) node in MT\_{hist}, addresses addr\_{DB}, addr\_{stape} read from the database and scratch tape (respectively) in the previous execution step, the value val<sub>w</sub> written in the last execution step to address addr<sub>w</sub> of the scratch tape, and an input x' for M.
- $\sigma$ : a MAC tag for  $(b_{fin}, st)$ .
- $val_{DB}$ ,  $val_{stape}$ : the values at locations  $addr_{DB}$ ,  $addr_{stape}$  (respectively) in the database and scratch tape, respectively.

 $\mathcal{P}_{\mathsf{DB}}, \mathcal{P}_{\mathsf{stape}}, \mathcal{P}_{w}$ : the paths of nodes  $\mathsf{addr}_{\mathsf{DB}}, \mathsf{addr}_{\mathsf{stape}}, \mathsf{addr}_{w}$  (respectively) in MT.

Figure 4: Description of the constants and inputs of  $C_{\mathsf{Exec}}$ 

We now prove security. Let  $\mathcal{A}$  be a PPT adversary in Definition 5.3. We define a simulator  $\operatorname{Sim}_{\operatorname{trans}}$  which uses the simulator  $\operatorname{Sim}$  for  $\mathcal{O}$ , whose existence is guaranteed from the VBB-security of  $\mathcal{O}$ . More specifically, one can think of  $\mathcal{A}$  as a PPT adversary against the VBB-security of  $\widetilde{\mathcal{C}}$ , where the rest of  $\mathcal{A}$ 's input (namely, the processed database  $\widetilde{D}_0$ , the RAM machine  $M_{\operatorname{wrap}}$ , the initial state st and the MAC  $\sigma$  on it) is the auxiliary input to the adversary in Definition 2.3, and let Sim be the simulator for  $\mathcal{A}$  whose existence is guaranteed by the VBB-security of  $\mathcal{O}$ .

 $\operatorname{Sim}_{\operatorname{trans}}$  on input  $(D_0, 1^m, 1^n, 1^k, z)$ , where *m* denotes the description size of a RAM machine and n, k denote its input and output lengths (respectively), operates as follows:

- 1. Picks a random CRHF  $h \leftarrow \mathcal{H}$ , and generates a random MAC key  $K \leftarrow \mathsf{KeyGen}(1^{\lambda})$ .
- 2. Generates a MHT MT for  $D_0$  with root Rt.
- 3. Calls its oracle on some arbitrary input  $x_0$  to obtain the initial state  $st_0^M$  of the RAM machine M, and sets  $st_0 = (true, st_M^0, Rt)$ . (The oracle replies with the entire transcript of the execution, but we are only interested in the initial state.)
- 4. MACs the initial state:  $\sigma = \text{Tag}(K, \text{st}^0)$ .
- 5. Initializes a set T to be empty. (T will contain all recorded transcripts.)
- 6. Runs Sim with auxiliary input  $(MT, st^0, \sigma)$ , answering Sim's oracle calls to  $C_{Exec}$  as follows:
  - (a) Each oracle call contains, as part of the input to  $C_{\mathsf{Exec}}$ , a state st that contains some internal state  $\mathsf{st}_M$  of M.
  - (b)  $Sim_{trans}$  performs Step 1 of Figure 5 using the input Sim provided to its oracle, and if any of the checks fail, returns  $\perp$  as the answer of the oracle.
  - (c) If  $st_M \neq st_M^0$  then st contains some input x. If  $trans_x \notin T$  then  $Sim_{trans}$  returns  $\perp$  to Sim.

- (d) If  $st_M = st_M^0$ , then the input to the oracle also includes an input x for M.  $Sim_{trans}$  calls its oracle on x, obtains the entire transcript  $trans_x$  of the execution of M on x, and adds  $trans_x$  to T.
- (e) Recover  $\operatorname{trans}_x = (L_x, y_x)$  from T, where  $y_x$  is the output of the computation, and  $L_x = (\operatorname{addr}_{\mathsf{DB}}^i, \operatorname{addr}_{\mathsf{stape}}^i, \operatorname{addr}_w^i, \operatorname{val}^i, \operatorname{st}_M^i)_i$  consists of the memory accesses and M's internal state at the onset of each execution step. Let i be such that  $\operatorname{st}_M^i = \operatorname{st}_M$ . Sim uses  $\operatorname{trans}_x$  to generate the output out of  $C_{\mathsf{Exec}}$  after the *i*'th execution step. (Specifically,  $\operatorname{trans}_x$  contains the entire history of the execution, that can be used to compute MHTs with h for the history and the updated database, which are then MACed with K.)  $\operatorname{Sim}_{\mathsf{addr}}$  gives out to Sim as the answer of the oracle.
- 7. When Sim terminates with output b,  $Sim_{trans}$  outputs b.

We now prove that  $\operatorname{Sim}_{trans}$  satisfies the requirements of Definition 5.3, by showing that the distributions over the output of  $\mathcal{A}$  and of  $\operatorname{Sim}_{trans}$  are both computationally close to the following hybrid distribution  $\mathcal{H}$ . In  $\mathcal{H}$ , we replace  $\mathcal{A}$  with the simulator  $\operatorname{Sim}$  for  $\mathcal{O}$ . That is,  $\operatorname{Sim}$  receives as auxiliary input all the information available to  $\mathcal{A}$  in the real execution, *except* for the obfuscated circuit  $\widetilde{C}$ . In particular, it obtains the MHT MT for the database, M's initial state and a MAC on it, and a description of  $M_{wrap}$ . Sim also has oracle access to  $C_{\mathsf{Exec}}$ .  $\mathcal{H}$  is the distribution over the output of Sim in this experiment. Then  $\mathcal{H}$  and the distribution over the output of  $\mathcal{A}$  are computationally indistinguishable due to the VBB security of  $\mathcal{O}$ .

It remains to prove that  $\mathcal{H}$  and the distribution over the output of  $\mathsf{Sim}_{\mathsf{trans}}$  are computationally indistinguishable. Intuitively, this holds because the oracle queries of  $\mathsf{Sim}$  that do not output  $\bot$  are consistent with honest executions of M on the initial database  $D_0$  with some inputs. Indeed, the MAC guarantees that  $\mathsf{Sim}$  can only query the oracle with valid states of M (i.e., which he received during the execution), and the MHT guarantees the database values he provides to the oracle throughout the execution are consistent with the current database. We proceed to formalize this intuition.

We claim first that except with negligible probability, the following holds for every oracle call of Sim with state st: either  $C_{\mathsf{Exec}}$  returns  $\bot$ , or  $\mathsf{st} = \mathsf{st}_0$ , or Sim obtained st as the output of a previous oracle call. Indeed, the state given as input to  $C_{\mathsf{Exec}}$  is MACed, and if MAC-verification fails then  $C_{\mathsf{Exec}}$  returns  $\bot$ . Since verification for a new state passes only if Sim successfully forged a MAC, or found a collision of h, which happens only with negligible probability, we can condition  $\mathcal{H}$  and the simulation on the event that Sim fails to forge or find a collision. Conditioned on this event, oracle calls to queries with new states (that were not observed before) are identically distributed in  $\mathcal{H}$  and the simulation ( $\bot$  is returned in both cases), so we can disregard queries of Sim with new states.

Therefore, we can divide the oracle queries into (non-disjoint) execution chains, where an execution chain  $((\mathsf{st}_0, D_0, x_0), (\mathsf{st}_1, D_1, x_1), \ldots, (\mathsf{st}_l, D_l, x_l))$  is a maximal sequence of triples of databases, states, and inputs such that: (1)  $\mathsf{st}_0, D_0$  are the initial execution state and database  $(D_0$  is uniquely determined by  $\mathsf{st}_0$  which contains the root of a MHT for  $D_0$ ; and (2) for every  $1 \leq i \leq l$ ,  $\mathsf{st}_i$  is the output of  $C_{\mathsf{Exec}}$  on input  $\mathsf{st}_{i-1}, x_i$ , and some values  $\mathsf{val}_{\mathsf{DB}}, \mathsf{val}_{\mathsf{stape}}$ , and  $D_i$  is the current database.<sup>10</sup>

We claim that for every execution chain, and every consecutive triples  $(st_i, D_i, x_i), (st_{i+1}, D_{i+1}, x_{i+1})$  in the chain, the following holds: (1)  $x_i = x_{i+1}$ ; (2) the inputs  $val_{\mathsf{DB}}, val_{\mathsf{stape}}$  provided as part of the input to the oracle call resulting in  $st_{i+1}, D_{i+1}$  are consistent with  $D_i$ ; and (3) for every  $i + 1 < l, D_{i+1}$  is obtained from  $D_i$  by performing the write instruction

<sup>&</sup>lt;sup>10</sup>For example, consider the following oracle calls of Sim ( $A \rightarrow B$  denotes Sim called the oracle with input state A, and some additional inputs, and received as output the state B):  $st_0 \rightarrow st_1$ ,  $st_1 \rightarrow st_2$ ,  $st_2 \rightarrow st_3$ ,  $st_1 \rightarrow st'_2$ ,  $st_2 \rightarrow st'_3$ ,  $st'_2 \rightarrow st'_3$ . Then these can be divided into 3 execution chains, containing the following states: ( $st_0, st_1, st_2, st'_3$ ), ( $st_0, st_1, st_2, st'_3$ ), ( $st_0, st_1, st_2, st'_3$ ). Notice that, for example,  $st_0$  appears in all chains, even though Sim only queried the oracle once with state  $st_0$ .

(addr'<sub>w</sub>, val') specified in st<sub>i+1</sub>. To see why (1) holds, recall that st<sub>i+1</sub> is obtained from st<sub>i</sub> using input  $x_{i+1}$ . In Step 1,  $C_{\mathsf{Exec}}$  verifies that  $x_{i+1}$  is consistent with the input reported in st<sub>i</sub> and stores  $x_{i+1}$  as part of the updated state st<sub>i+1</sub>, and by induction  $x_i$  is consistent with the input reported in st<sub>i</sub>, so  $x_i = x_{i+1}$ . For (2), the collision-resistance of h guarantees that if the values val<sub>DB</sub>, val<sub>stape</sub> chosen by the PPT Sim are inconsistent with  $D_i$  then they will be inconsistent with the MHT of  $D_i$  except with negligible probability, and if they are inconsistent with the MHT of  $D_i$  then  $C_{\mathsf{Exec}}$  outputs  $\bot$ . The argument for (3) is similar to (2): if  $D_{i+1}$  is not the database obtained from  $D_i$  by writing val' to address  $\mathsf{addr}'_w$ , then  $D_{i+1}$  will be inconsistent with the MHT reported in  $\mathsf{st}_{i+2}$ , and so  $C_{\mathsf{Exec}}$  outputs  $\bot$ .

Consequently, the execution chains covering Sim's queries are consistent with (possibly partial) executions of M on initial database  $D_0$  (with some inputs  $x_1, x_2, \ldots$ ). In particular, given h and K, the oracle answers to all queries in the chains can be computed given the transcript of M's execution. Since this is exactly the way in which  $\operatorname{Sim}_{\operatorname{trans}}$  answers  $\operatorname{Sim}$ 's oracle queries, and h, K in the simulation are identically distributed to the real world, the output of  $\operatorname{Sim}_{\operatorname{trans}}$  and  $\mathcal{H}$  are identically distributed, conditioned on the event that  $\operatorname{Sim}$  does not forge a MAC or finds a collision in h. Since this event occurs with overwhelming probability, the distributions are computationally close.

#### 5.2.2 Address-Simulatable Database-Dependent RAM-VBB

In this section, we construct an address-simulatable RAM-VBB obfuscator from a transcript-simulatable RAM-VBB obfuscator. The high level idea is to apply the transcript-simulatable VBB obfuscator to a RAM program M that has a hard-wired encryption key, which the transition circuit uses to encrypt the internal state. One issue that arises is how to generate randomness for encryption, when M cannot toss coins. This is done by applying a PRF to the current execution state. We also include a counter in the internal state to guarantee that the states are unique throughout the execution.

Construction 4 (Address-simulatable RAM-VBB obfuscation). The address-simulatable RAM-VBB obfuscator  $\mathcal{O}_{addr}$  uses the following building blocks:

- A transcript-simulatable RAM-VBB obfuscator  $\mathcal{O}_{trans}$ .
- A CPA-secure symmetric encryption scheme (KeyGen, Encrypt, Decrypt).
- An unbounded-input PRF F.

Given a security parameter  $\lambda$ , a database  $D_0$ , and a RAM machine M,  $\mathcal{O}_{\mathsf{addr}}$  operates as follows:

- Generates an encryption key  $\mathsf{sk} \leftarrow \mathsf{KeyGen}(1^{\lambda})$ , and a random PRF key  $K \leftarrow \{0,1\}^{\lambda}$ .
- Encrypts  $c_D \leftarrow \mathsf{Encrypt}(\mathsf{sk}, D_0)$ .
- Runs the transcript-simulatable RAM-VBB obfuscator  $(\widetilde{D}, \widetilde{M}, \mathcal{I}) \leftarrow \mathcal{O}_{\mathsf{trans}}(1^{\lambda}, c_D, M_{\mathsf{sk},K})$ , where  $M_{\mathsf{sk},K}$  is the RAM machine described in Figure 7 (hard-wired values are hard-wired into the transition circuit of the machine).
- Outputs  $(\widetilde{D}, \widetilde{M}, \mathcal{I})$ .

We now prove that Construction 4 is an address-simulator RAM-VBB obfuscator.

**Claim 5.6.** Construction 4 is a single-hop address-simulatable RAM-VBB obfuscator for  $\mathcal{M}$ , when instantiated with:

• a secure unbounded-input PRF,

- a perfectly-correct CPA-secure symmetric encryption scheme, and
- a single-hop transcript-simulatable RAM-VBB obfuscator for  $\mathcal{M}_{\mathsf{sk},K}$ , where  $\mathcal{M}_{\mathsf{sk},K}$  is the ensemble of classes of RAM machines obtained by instantiating the RAM machine from Figure 7 with  $M \in \mathcal{M}$ .

Moreover, if the underlying transcript-simulator RAM-VBB obfuscator is multi-hop, then Construction 4 is a multi-hop address-simulatable RAM-VBB obfuscator.

*Proof.* Single-hop correctness follows from the perfect correctness of the encryption scheme, and the correctness of the transcript-simulatable RAM-VBB obfuscator.

As for efficiency, by the efficiency property of the transcript-simulatable RAM-VBB obfuscator,  $\operatorname{Time}\left(\widetilde{M}, (x, \mathcal{I}), \widetilde{D}\right) = \operatorname{Time}\left(M_{\mathsf{sk},K}, x, D\right) \cdot \operatorname{poly}\left(|M_{\mathsf{sk},K}|, \lambda\right) = \operatorname{Time}\left(M_{\mathsf{sk},K}, x, D\right) \cdot \operatorname{poly}\left(|M|, \lambda\right)$  (since  $|M_{\mathsf{sk},K}| = \operatorname{poly}\left(|M|, \lambda\right)$ ).  $M_{\mathsf{sk},K}$  performs a single step of M, performs a constant number of encryptions and decryptions on messages/ciphertexts of size  $\operatorname{poly}\left(|M|, \lambda\right)$  (here, we use the fact that the output and input length, as well as the size of M's internal state, is at most |M|), and computes a single PRF image on an input of size  $|\mathsf{st}_M| + \operatorname{poly}\left(|M|, \lambda\right)$  (where  $\mathsf{st}_M$  is M's internal state) which by the PRF and encryption efficiency take time  $\operatorname{poly}\left(|M|, \lambda\right)$ . Therefore,  $\operatorname{Time}\left(\widetilde{M}, (x, \mathcal{I}), D\right) \leq \operatorname{Time}\left(M, x, D\right) \cdot \operatorname{poly}\left(|M|, \lambda\right)$ . We now prove security. Let  $\mathcal{A}$  be a PPT adversary in Definition 5.3. We define a simulator  $\operatorname{Sim}_{\mathsf{addr}}$ 

We now prove security. Let  $\mathcal{A}$  be a PPT adversary in Definition 5.3. We define a simulator  $\operatorname{Sim}_{\operatorname{addr}}$  which uses the simulator  $\operatorname{Sim}_{\operatorname{trans}}$  for  $\mathcal{O}_{\operatorname{trans}}$ , whose existence is guaranteed because  $\mathcal{O}_{\operatorname{trans}}$  is transcriptsimulatable.  $\operatorname{Sim}_{\operatorname{addr}}$  on input  $(1^N, 1^m, 1^n, 1^k, z)$ , where N denotes a database size, m denotes the description size of a RAM machine, and n, k denote input and output lengths (respectively), operates as follows:

- Generates a random encryption key  $\mathsf{sk} \leftarrow \mathsf{KeyGen}(1^{\lambda})$ , and generates an encryption  $c_D \leftarrow \mathsf{Encrypt}(\mathsf{sk}, D')$  of the all-zero database D' of size N. Let m' denote the description size of  $M_{\mathsf{sk},K}$  when instantiated with a RAM machine M whose description size is m.
- Initializes a set Q to be empty. (Q will contain the queries which  $Sim_{trans}$  made to his oracle, and the answers.)
- Emulates  $\text{Sim}_{\text{trans}}$  on input  $(c_D, 1^{m'}, 1^n, 1^k, z)$ . Whenever  $\text{Sim}_{\text{trans}}$  makes an oracle call with input x to its oracle,  $\text{Sim}_{\text{addr}}$ :
  - If  $(x,T) \in Q$  (i.e., x was queried before),  $Sim_{addr}$  gives T to  $Sim_{trans}$  as the oracle query.
  - Otherwise,  $\operatorname{Sim}_{\operatorname{addr}}$  calls its own oracle with x, to obtain the list  $L_x = \left(\operatorname{addr}_{\mathsf{DB}}^i, \operatorname{addr}_{\operatorname{stape}}^i, \operatorname{addr}_w^i\right)_{i \in [t]}$  of physical addresses accessed by  $M_{\mathsf{sk},K}$  (here, t denotes the number of execution steps  $M_{\mathsf{sk},K}$  performs on x), and its output  $y_x$ .
  - For every  $1 \leq i \leq t$ , generates an encryption  $c_i \leftarrow \mathsf{Encrypt}(\mathsf{sk}, 0)$  of zero, and an encryption  $c'_i \leftarrow \mathsf{Encrypt}(\mathsf{sk}, \vec{0})$  of the all-zero string of the same length as  $M_{\mathsf{sk},K}$ 's internal state. (Here,  $c_i$  emulates the value  $M_{\mathsf{sk},K}$  writes to the physical memory, and  $c'_i$  emulates its internal state, in the *i*'th execution step.)
  - Let  $L'_x = (addr^i_{DB}, addr^i_{stape}, addr^i_w, c_i, c'_i)_{i \in [t]}$ . Sim<sub>addr</sub> gives  $(L'_x, y_x)$  to Sim<sub>trans</sub> as the oracle answer to the query x, and adds  $(x, L'_x, y_x)$  to Q.
- When  $Sim_{trans}$  terminates with output b,  $Sim_{addr}$  outputs b.

We now prove that  $Sim_{addr}$  satisfies the requirements of Definition 5.3, through a sequence of hybrids. The proof will use the following observations: (1) if  $x \neq x'$  then the values v used in Step 4 throughout the execution of  $M_{sk,K}$  on x are distinct from the values used in an execution on x'; and (2) for every input x, the values v used in Step 4 throughout the execution of  $M_{sk,K}$  on x are all distinct. Indeed, (1) holds because the input to M is included in v and so different inputs result in different v values. (2) holds because v includes the counter count which is updated in every execution step.

- $\mathcal{H}_{\mathbf{0}}$ : Hybrid  $\mathcal{H}_{0}$  is the output of the adversary  $\mathcal{A}$  in Definition 5.3.
- $\mathcal{H}_1$ : In  $\mathcal{H}_1$ , we replace  $\mathcal{A}$  in the real world with the simulator  $\mathsf{Sim}_{\mathsf{trans}}$ . We stress that this is the only change from  $\mathcal{H}_0$ , in particular  $\mathsf{Sim}_{\mathsf{trans}}$  obtains as input the encrypted database  $c_D$ , and every oracle call is answered with the entire transcript of the run of  $M_{\mathsf{sk},K}$ . Hybrids  $\mathcal{H}_0$  and  $\mathcal{H}_1$  are computationally indistinguishable because  $\mathcal{O}_{\mathsf{trans}}$  is transcript-simulatable.
- $\mathcal{H}_2$ : In  $\mathcal{H}_2$ , we replace  $F(K, \cdot)$  with a random function f. Hybrids  $\mathcal{H}_1$  and  $\mathcal{H}_2$  are computationally indistinguishable by the PRF security of F.
- $\mathcal{H}_3$ : In  $\mathcal{H}_3$ , we replace all ciphertexts with encryptions of zero. That is, encryptions of database blocks are replaced with encryptions of zero (both in  $c_D$  and in the ciphertexts computed in Step 5 of  $M_{\mathsf{sk},K}$ ), and encryptions of the internal state in Step 6 of  $M_{\mathsf{sk},K}$  are replaced with encryptions of the all-zero string of the "right" length. Hybrids  $\mathcal{H}_2$  and  $\mathcal{H}_3$  are computationally indistinguishable by the IND-CPA security of the encryption scheme.

Notice that  $\mathcal{H}_3$  is exactly the distribution over the output of  $\mathsf{Sim}_{\mathsf{addr}}$  (because all v values used throughout the execution in  $\mathcal{H}_3$  are unique), which concludes the proof.

Multi-hop correctness and security: if the underlying transcript-simulatable RAM-VBB obfuscator is *multi-hop*, then Construction 4 is also multi-hop. Correctness follows directly from the correctness of  $\mathcal{O}_{trans}$ . The multi-hop security proof is identical to the above proof of the single-hop case, except that  $\operatorname{Sim}_{trans}$ 's oracle calls contain a sequence of inputs  $(x_1, \ldots, x_m)$ , and  $\operatorname{Sim}_{addr}$  either finds the transcript for this sequence in Q, or calls its own oracle with  $(x_1, \ldots, x_m)$ .

# 6 A RAM-FHE Scheme

In this section we describe our single-hop RAM-FHE scheme, which uses an address-simulatable RAM-VBB as a building box. We assume that (polynomial) a-priori bounds on the input, output, and description lengths of the RAM machine are known, and discuss extensions to the general setting (in which no such bounds are a-priori known) in Section 7. We upgrade the scheme to a multi-hop scheme in Section 6.2.

# 6.1 Single-Hop RAM-FHE

In this section we construct a single-hop RAM-FHE scheme, proving the following theorem:

**Theorem 6.1** (Single-hop RAM-FHE). Assume the existence of OWFs, CRHFs, PKE schemes, and SK-DEPIR which for size-N databases has  $poly(\lambda, \log N)$  Query and Decode complexity, where  $\lambda$ denotes the security parameter. Then for every  $d = poly(\lambda)$  there exists a poly log N-efficient singlehop RAM-FHE scheme in the circuit-VBB hybrid model for RAM machines with input length, output length, description size, and space usage at most d. **Remark on the circuit-VBB obfuscator.** Though Theorem 6.1 is stated in the circuit-VBB hybrid model, namely with a general-purpose obfuscator, it suffices to have a circuit-VBB obfuscator for the circuit  $C_{\mathsf{Exec}}$  of Figure 5, when instantiated with the machine M obtained from instantiating the RAM machine  $M_{\mathsf{sk},K}$  of Figure 7 with the universal machine  $M_{\mathcal{U}}$  of Figure 8.

**The Construction.** The high level idea is to combine the address-simulatable RAM-VBB for the universal RAM machine, with an ISR-ORAM (which is replaced with an ASR-ORAM in the multi-hop setting). The address-simulatable RAM-VBB guarantees that the RAM machine emulation only reveals the sequence of physical memory addresses it accesses, which by ISR-ORAM security reveals no information about the access pattern to logical memory. One technical issue is that the universal machine should encrypt its output (using a persistent encryption key that is generated during KeyGen, independent of the database and any RAM machine that will be run on it) which requires generating randomness. We use a PRF to generate this randomness.

Construction 5 (Single-hop RAM-FHE). The RAM-FHE scheme uses the following building blocks:

- An address-simulatable RAM-VBB obfuscator  $\mathcal{O}$ .
- An ISR-ORAM scheme (ISR ORAM.Setup, ISR ORAM.Access) with a deterministic client during ISR – ORAM.Access.
- A PKE scheme (PKE.KeyGen, PKE.Encrypt, PKE.Decrypt).
- An unbounded-input PRF F.

It consists of the following algorithms:

- KeyGen  $(1^{\lambda})$  generates a public-secret key pair  $(pk', sk') \leftarrow PKE.KeyGen (1^{\lambda})$ , and outputs  $(pk = (1^{\lambda}, pk'), sk = sk')$ .
- Encrypt  $(pk = (1^{\lambda}, pk'), DB, 1^{d}, 1^{s})$  takes as input a public key pk, a database DB, and bounds d, s on the description size and space usage of RAM machines (respectively). It operates as follows:
  - Set  $\mathsf{DB'}$  to be the database of size  $|\mathsf{DB}| + s$  obtained by concatenating s empty blocks to  $\mathsf{DB}$ .(Intuitively, these blocks are "place holders" for the contents of the scratch tape of a RAM machine; see remark on physical memory block contents in Section 2.3 for a discussion of empty blocks.)
  - Initialize an ISR-ORAM with DB', by running  $ISR ORAM.Setup(1^{\lambda}, DB')$ , to obtain a client state  $ck_{ISR}$  and a server state  $st_{ISR}$ .
  - Pick a random PRF key  $K \leftarrow \{0, 1\}^{\lambda}$ .
  - Run  $\left(\widetilde{\mathsf{DB}}, \widetilde{M_{\mathcal{U}}}, \mathcal{I}\right) \leftarrow \mathcal{O}\left(1^{\lambda}, \mathsf{st}_{\mathsf{ISR}}, M_{\mathcal{U}}\right)$ , where  $M_{\mathcal{U}}$  is the RAM machine described in Figure 8, with hard-wired values  $|\mathsf{DB}|, \mathsf{pk}', K$ , and internal variable  $\mathsf{ck}_{\mathsf{ISR}}$ .
  - Output the ciphertext  $c_{\mathsf{DB}} = \left(\widetilde{\mathsf{DB}}, \widetilde{M_{\mathcal{U}}}, \mathcal{I}\right).$
- Eval<sup>c<sub>DB</sub></sup>  $(M, x, 1^T)$  takes as input a description M of size at most d of a RAM machine, an input x for M, and a bound T on the runtime of M. It also has RAM access to a database-ciphertext  $c_{\mathsf{DB}} = \left(\widetilde{\mathsf{DB}}, \widetilde{M_{\mathcal{U}}}, \mathcal{I}\right)$ . It runs  $\widetilde{M_{\mathcal{U}}}^{\widetilde{\mathsf{DB}}}(M, 1^T, x, \mathcal{I})$ , and outputs whatever it outputs.
- Decrypt (sk, c) takes as input a secret key sk, and an output-ciphertext c. It outputs PKE.Decrypt (sk, c).

Remark on growing Merkel Hash Trees. Our construction (in particular, the circuit  $C_{\text{Exec}}$  of Figure 5 on page 58) generate and grow MHTs. The hash trees use an underlying hash function  $H : \{0,1\}^{2n} \to \{0,1\}^n$  for some  $n \in \mathbb{N}$ . Generating a MHT T for a string s is done in the standard way by hashing adjacent pairs of nodes repeatedly, and we say that the resultant tree T represents s. Growing an existing MHT T which represents a string s is done as follows. Assume T has hight h growing from the leaves to the root, and let  $v_1, \ldots, v_h$  be the right-most nodes in each level of T, i.e.,  $v_1$  is a suffix of s, and  $v_h$  is the root. To generate a MHT representing the string  $s \circ s'$  for some  $s' \in \{0,1\}^n$ , concatenate s' to level 1 of the tree as the new right-most node, and let  $v'_1 := s'$ . Compute a new right-most path in the tree by generating, for every  $1 < i \leq h$  the node  $v'_i = H(v_{i-1}, v'_{i-1})$  and concatenating  $v'_i$  to the right of node  $v_i$  in level i. Finally, generate a new root at level h + 1 by computing  $H(v_h, v'_h)$ . (Notice that the resultant tree has hight h + 1.) To grow T be a string of length > n, partition the string into length-n substrings, and apply this procedure sequentially on each of the substrings.

**Claim 6.2** (Single-hop RAM-FHE security). Construction 5 satisfies the correctness and security properties of Definition 4.4, when instantiated with:

- a secure unbounded-input PRF,
- a perfectly-correct IND-CPA secure PKE scheme,
- a secure ISR-ORAM scheme with a deterministic client during ISR ORAM.Access, and
- a secure single-hop address-simulatable RAM-VBB obfuscator for the RAM machine  $\mathcal{M}_{\mathcal{U}}$  of Figure 8.

Claim 6.3 (Single-hop RAM-FHE efficiency). Construction 5 satisfies the compactness property of Definition 4.4. If additionally the underlying ORAM scheme for databases of size N has a client with internal state of size poly ( $\lambda$ ) and the Access protocol takes time poly ( $\lambda$ ), then Construction 5 satisfies the poly log N-efficiency property of Definition 4.4.

Claims imply theorem. We use the claims to prove Theorem 6.1. We now use the claims to prove Theorem 6.1.

Proof of Theorem 6.1. The assumption that OWFs exist implies the existence of secure MACs, unboundedinput PRFs, and perfectly-correct IND-CPA secure symmetric encryption schemes. Therefore, together with the assumption that CRHFs exist, Claims 5.5 and 5.6 guarantee that there exists an address-simulatable RAM-VBB obfuscator in the circuit-VBB hybrid model. The existence of OWFs and SK-DEPIR implies additionally the existence of a secure ISR-ORAM scheme with a deterministic client during Access by Theorem 3.5 and Claim B.3. Therefore, security follows from Claim 6.2 and from the assumption that PKE schemes exist. Efficiency follows from Claim 6.3 using also Theorem 3.5 and Claim B.1.  $\Box$ 

**Proof of claims.** We now proceed to prove the claims.

Proof of Claim 6.2. Single-hop correctness follows from the correctness of all underlying primitives, where the perfect correctness of the PKE scheme guarantees that decryption succeeds even though the ciphertext was generated with pseudorandom coins. We proceed to prove security. Let  $\mathcal{A} = (\mathcal{A}^0, \mathcal{A}^1)$  be a PPT adversary in the security property of Definition 4.4, and let  $\mathsf{DB}_0, \mathsf{DB}_1$  be the database that  $\mathcal{A}^0$  chooses given  $\mathsf{pk}$  as input. Let  $\mathcal{B}_0, \mathcal{B}_1$  denote the distribution over the guess b' of  $\mathcal{A}^1$  when b = 0 and b = 1, respectively. We prove that  $\mathcal{B}_0 \approx \mathcal{B}_1$  by a sequence of hybrids, and thus  $\mathcal{A}_1$  has only negligible advantage in guessing b.

 $\mathcal{H}_{\mathbf{0}}^{\mathbf{b}}, \mathbf{b} = \mathbf{0}, \mathbf{1}$ : This is simply  $\mathcal{B}_{b}$ .

- $\mathcal{H}_{\mathbf{1}}^{\mathbf{b}}$ : In  $\mathcal{H}_{\mathbf{1}}^{b}$ , we replace  $\mathcal{A}^{1}$  with the corresponding simulator Sim for  $\mathcal{O}$ , whose existence is guaranteed from address-simulatability, where the oracle B of Sim provides, for every input x, the list of physical memory accesses accessed by  $M_{\mathcal{U}}$  on input x, and its output. Hybrids  $\mathcal{H}_{0}^{b}$  and  $\mathcal{H}_{1}^{b}$  are computationally indistinguishable because  $\mathcal{O}$  is address-simulatable.
- $\mathcal{H}_{2}^{\mathbf{b}}$ : In  $\mathcal{H}_{2}^{b}$ , we replace  $F(K, \cdot)$  with a truly random function f. Hybrids  $\mathcal{H}_{1}^{b}$  and  $\mathcal{H}_{2}^{b}$  are computationally indistinguishable by the PRF security. (Notice that in  $\mathcal{H}_{1}^{b}$ , the simulator has no access to K, except through the output of  $M_{\mathcal{U}}$ .)
- $\mathcal{H}_{3}^{b}$ : In  $\mathcal{H}_{3}^{b}$ , we replace c with an encryption of the all-zero string. Hybrids  $\mathcal{H}_{2}^{b}$  and  $\mathcal{H}_{3}^{b}$  are computationally indistinguishable by the IND-CPA security of the encryption scheme, because encryption randomness is generated using a truly random function. (Here, we use the fact that encryption randomness is reused for two outputs y, y' if and only if they were obtained by applying the same RAM machine M on the same input x for the same number of transition steps T, in which case y = y' since M is deterministic. Therefore, security can indeed be reduced to the IND-CPA security of the encryption scheme.)
- $\mathcal{H}_4^{\mathbf{b}}$ : In  $\mathcal{H}_4^{b}$ , we replace B with the following oracle: it replaces all the accesses to virtual memory performed by M with accesses that read address 0 from the database and the scratch tape, and write 0 to address 0 of the scratch tape. We stress that during the emulation, M is still given the actual values of the database and scratch tape that it would have read, it is just the reported memory accesses that are replaced. Notice that by the definition of  $M_{\mathcal{U}}$ , these virtual memory accesses result in a sequence of physical memory accesses performed by the ISR-ORAM client. Notice also that the output of  $M_{\mathcal{U}}$  reported in B is simply an encryption of the all-zero string, as in  $\mathcal{H}_3^{b}$ . Hybrids  $\mathcal{H}_3^{b}$  and  $\mathcal{H}_4^{b}$  are computationally indistinguishable by the rewindable security of the ISR-ORAM.

The claim now follows because  $\mathcal{H}_4^0 \equiv \mathcal{H}_4^1$  since neither contain any information about  $\mathsf{DB}^0, \mathsf{DB}^1$ . (Indeed, the simulator is not given an encryption of the database or the output of the computation, and the physical memory accesses provided by the oracle are generated for a fixed sequence of logical memory accesses, independent of the database.)

Proof of Claim 6.3. For compactness, notice that the output of  $M_{\mathcal{U}}$  is simply an encryption of M's output, so it has size poly  $(\log \mathcal{Y}, \lambda)$ .

As for efficiency, by the efficiency of the address-simulatable RAM-VBB obfuscator (Claim 5.6),  $\operatorname{Time}\left(\widetilde{M_{\mathcal{U}}}, x, D\right) \leq \operatorname{Time}\left(M_{\mathcal{U}}, x, D\right) \cdot \operatorname{poly}\left(|M_{\mathcal{U}}|, \lambda\right)$ .  $M_{\mathcal{U}}$ 's internal state consists of the internal state of an ORAM client (of size poly  $(\log (N + s), \lambda) = \operatorname{poly}(\lambda)$ ), the input and output of M (each consisting of at most |M| bits), and O(1) additional variables of size  $O(\lambda)$  (notice that storing the runtime bound T requires  $\log T \leq \lambda$  bits, because  $T \leq 2^{\lambda}$ ), as well as the input x, description M, and runtime T of the RAM machine. Therefore,  $M_{\mathcal{U}}$ 's internal state has size at most  $\operatorname{poly}(|M|, \lambda)$ . Moreover,  $M_{\mathcal{U}}$  performs T steps, in each it runs a single step of M (which takes  $\operatorname{poly}(|M|, \lambda)$  time), performs 2 address translations  $(\log N = \operatorname{poly}(\lambda) \text{ time})$  and emulates a constant number of executions of the Access protocol (each taking poly  $(\log (N + s), \lambda) = \operatorname{poly}(\lambda)$  time). Therefore,  $\operatorname{Time}(M_{\mathcal{U}}, x, D) \leq T \cdot \operatorname{poly}(|M|, \lambda)$ .

## 6.2 Upgrading to a Multi-Hop Scheme

In this section, we extend Definition 4.4 to the multi-hop setting, and describe a multi-hop RAM-FHE scheme. We first formally define the notion of multi-hop RAM-FHE.

**Definition 6.4** (Multi-hop RAM-FHE). A public-key *multi-hop* RAM FHE scheme is a tuple of PPT algorithms (KeyGen, Enc, Dec) along with a RAM machine Eval such that

• Correctness. For any security parameter  $\lambda \in \mathbb{Z}^+$ , any database  $D_0$ , any bound  $B \in \mathbb{Z}^+$ , any sequence of RAM machines  $M_1, \ldots, M_t$  with input space  $\mathcal{X}$  and output space  $\mathcal{Y}$ , any inputs  $x_1, \ldots, x_t \in \mathcal{X}$ , and any time bounds  $T_1, \ldots, T_t$ : For each  $i \in [t]$ , define  $y_i$  and  $D_i$  by computing  $(y_i, D_i) := M_i^{D_{i-1}}(x_i)$ . If for each  $i \in [t]$ ,  $|M_i| \leq B$  and  $\mathsf{Time}(M_i, x_i, D_{i-1}) \leq T_i$ , then in the probability space defined by sampling

$$(\mathsf{pk},\mathsf{sk}) \leftarrow \mathsf{KeyGen}(1^{\lambda})$$

$$\hat{D}_0 \leftarrow \mathsf{Enc}(\mathsf{pk}, D_0, B)$$
For  $i \in [t]$ :
$$(\hat{y}_i, \hat{D}_i) := \mathsf{Eval}^{\hat{D}_{i-1}}(M_i, x_i, T_i)$$

$$y'_i := \mathsf{Dec}(\mathsf{sk}, \hat{y}_i)$$
(5)

it holds with probability 1 for each  $i \in [t]$  that  $y'_i = y_i$ .

- IND-CPA Security. Same as for single-hop.
- $\eta(\cdot)$ -Efficiency. In the experiment described in (5), it holds with probability 1 for each  $i \in [t]$  that the running time of Eval is at most  $\text{Time}(M_i, x_i, D_{i-1}) \cdot \eta(|D_{i-1}|) \operatorname{poly}(B, \lambda)$ .
- Compactness. In the experiment described in (5), it holds for each  $i \in [t]$  that  $|\hat{y}_i| \leq \text{poly}(\log |\mathcal{Y}|, \lambda)$ .

**Remark 6.5.** We note that in Definition 6.4, we distinguish between the *output*  $y_i$  of a RAM machine, and the updated database  $D_i$  that it produces by overwriting  $D_{i-1}$ . In particular, we cannot homomorphically evaluate programs that make random-access reads to  $y^{(1)}, \ldots, y^{(i-1)}$ .

We now describe how to upgrade the single-hop scheme of Construction 5 to a multi-hop scheme, proving the following:

**Theorem 6.6** (Multi-hop RAM-FHE). Let  $\epsilon \in (0, 1)$  be a constant. Assume the existence of OWFs, CRHFs, PKE schemes, and SK-DEPIR which for size-N databases has  $N^{1+\epsilon} \cdot \operatorname{poly}(\lambda)$  Process complexity, and  $N^{\epsilon} \cdot \operatorname{poly}(\lambda)$  Query and Decode complexity, where  $\lambda$  denotes the security parameter. Then for every  $d = \operatorname{poly}(\lambda)$  there exists an  $N^{\epsilon}$ -efficient multi-hop RAM-FHE scheme in the circuit-VBB hybrid model for RAM machines with input length, output length, and description size at most d.

The multi-hop RAM-FHE scheme uses a multi-hop transcript-simulatable RAM-VBB obfuscator, so we first describe this modified construction.

We note that in the multi-hop case, we can no longer assume the database is read-only. Consequently, in this setting we assume (without loss of generality) that each transition step performs a single **read** to the database and scratch tape, and a single **write** to the database and scratch tape.

#### 6.2.1 Multi-Hop Transcript-Simulatable RAM-VBB obfuscation

At a high level, the only reason Construction 3 is not multi-hop correct is that once one execution of M is completed, and the database MHT is updated, one cannot run M on the updated database, because it does not have a signature on the *initial* state of M together with the *updated* database MHT root. Therefore, to allow for multi-hop evaluation, we need to modify  $C_{\text{Exec}}$  of Figure 5 such that when M terminates, its output includes not only y, but also a signature on M's initial state and the current MHT root. Note, however, that the current MHT should *not* include the current contents of the scratch tape, so we need to use separate MHTs for the database and scratch tape.

Specifically, the internal state st which  $C_{\mathsf{Exec}}$  takes as input should include (in *every* call to  $C_{\mathsf{Exec}}$ ) also M's initial state. We will additionally need st to include an initial MHT root Rt which is *not* updated by  $C_{\mathsf{Exec}}$ . This will be needed in the simulation, to allow  $\mathsf{Sim}_{\mathsf{trans}}$  to associate an oracle call of the circuit-VBB simulator  $\mathsf{Sim}$  to  $C_{\mathsf{Exec}}$  with a sequence of executions of M on some inputs  $x_1, \ldots, x_m$ . This is formalized in the next construction:

**Construction 6** (Multi-hop transcript-simulatable RAM-VBB obfuscator). The multi-hop transcript-simulatable RAM-VBB obfuscator  $\mathcal{O}_{\text{trans}}^{\text{mh}}$  is identical to the single-hop transcript-simulatable RAM-VBB obfuscator of Construction 3, except that it uses the circuit-VBB obfuscator  $\mathcal{O}$  to obfuscate the following circuit  $C_{\text{Exec}}^{\text{mh}}$ :

- The input st of  $C_{\mathsf{Exec}}^{\mathsf{mh}}$  contains also: the initial state  $\mathsf{st}_M^0$  of M; an initial MHT root  $\mathsf{Rt}_0$ ; a root  $\mathsf{Rt}_{\mathsf{stape}}$  of a MHT  $\mathsf{MT}_{\mathsf{stape}}$  for the scratch tape; and a value  $\mathsf{val}_{\mathsf{DB},w}$  and address  $\mathsf{addr}_{\mathsf{DB},w}$  such that  $\mathsf{val}_{\mathsf{DB},w}$  was written to address  $\mathsf{addr}_{\mathsf{DB},w}$  of the database in the last transition step.
- $C_{\mathsf{Exec}}^{\mathsf{mh}}$  takes as input also a path  $\mathcal{P}_{\mathsf{DB},w}$  to the node  $\mathsf{addr}_{\mathsf{DB},w}$  in MT. The paths  $\mathcal{P}_{\mathsf{stape}}, \mathcal{P}_w$  are paths in  $\mathsf{MT}_{\mathsf{stape}}$  and not in MT.
- Step 1a of  $C_{\text{Exec}}$  is replaced with the following:  $\mathcal{P}_{\text{DB}}, \mathcal{P}_{\text{DB},w}$  ( $\mathcal{P}_{\text{stape}}, \mathcal{P}_w$ ) are paths to the nodes  $\operatorname{\mathsf{addr}}_{\text{DB}}, \operatorname{\mathsf{addr}}_{\text{stape}}, \operatorname{\mathsf{addr}}_w$  ( $\operatorname{\mathsf{addr}}_{\text{stape}}, \operatorname{\mathsf{addr}}_w$ ) in the MHT whose root is Rt (Rt<sub>stape</sub>), and the values at  $\operatorname{\mathsf{addr}}_{\text{DB}}, \operatorname{\mathsf{addr}}_{\text{stape}}$  are  $\operatorname{val}_{\text{DB}}, \operatorname{val}_{\text{stape}}$ .
- The following is added to Step 1 of  $C_{\mathsf{Exec}}$ : if  $b_{\mathsf{first}} = \mathsf{true}$  then generate a MHT  $\mathsf{MT}_{\mathsf{stape}}$  for the (empty) scratch tape stape, and let  $\mathsf{Rt}_{\mathsf{stape}}$  be its root.
- Step 2 of C<sub>Exec</sub> is replaced with the following: if b<sub>first</sub> = false then use P<sub>DB,w</sub> (P<sub>w</sub>) to compute the root Rt' (Rt'<sub>stape</sub>) of the MHT obtained from MT (MT<sub>stape</sub>) by replacing the value of the node addr<sub>DB,w</sub> (addr<sub>w</sub>) with val<sub>DB,w</sub> (val<sub>w</sub>).
- Step 3b of  $C_{\mathsf{Exec}}$  is replaced with the following: If M terminated in the current step with output y, then set  $b_{\mathsf{fin}} = \mathsf{true}, \mathsf{st}_{\mathsf{out}} = (\mathsf{true}, \mathsf{st}_M^0, \mathsf{Rt}')$  (where  $\mathsf{Rt}'$  is the root of the updated MHT computed in Step 2),  $\sigma_{\mathsf{out}} = \mathsf{Tag}(K_{\mathsf{MAC}}, \mathsf{st}_{\mathsf{out}})$ , and  $\mathsf{out} = (b_{\mathsf{fin}}, y, \mathsf{st}_{\mathsf{out}}, \sigma_{\mathsf{out}})$ , and go to Step 5.
- The execution in Step 3c of  $C_{\text{Exec}}$  results also in a write instruction  $(\mathsf{addr}'_{\mathsf{DB},w}, \mathsf{val}'_{\mathsf{DB},w})$  to the database.
- In Step 4 of  $C_{\text{Exec}}$ , if  $b_{\text{first}} = \text{true}$ , then set  $\mathsf{Rt}_0 := \mathsf{Rt}$ . (This sets  $\mathsf{Rt}_0$  to be the root of the MHT for the database at the onset of M's execution, otherwise it is simply copied from the previous state. Thus, throughout the execution of M,  $\mathsf{Rt}_0$  is consistent with the database at the *onset* of the computation.)
- In Step 4 of  $C_{\mathsf{Exec}}$ , st' includes  $\mathsf{Rt}_0$ ,  $\mathsf{st}_M^0$ ,  $\mathsf{Rt}_{\mathsf{stape}}$ ,  $\mathsf{addr}'_{\mathsf{DB},w}$  and  $\mathsf{val}'_{\mathsf{DB},w}$ .

We prove that Construction 6 is a multi-hop transcript-simulatable RAM-VBB obfuscator.

Claim 6.7. Under the assumptions of Claim 5.5, Construction 6 is a multi-hop transcript-simulatable RAM-VBB obfuscator for  $\mathcal{M}$ .

*Proof sketch.* The efficiency analysis is identical to the proof of Claim 5.5. Multi-hop correctness follows from the correctness of the MAC and the circuit-VBB obfuscator, and from the description

of  $C_{\mathsf{Exec}}^{\mathsf{mh}}$  that outputs a MAC on the MHT of the updated database and *M*'s initial state, which can be used to initiate a new execution of *M* on the updated database.

As for security, we use the simulator described in the proof of Claim 5.5, changing only how it answers Sim's oracle calls. Specifically, we replace Step 6 with the following:

- Each oracle call contains, as part of the input to  $C_{\mathsf{Exec}}^{\mathsf{mh}}$ , a state st that contains some internal state  $\mathsf{st}_M$  of M, and the root  $\mathsf{Rt}_0$  of a database MHT.
- $\operatorname{Sim}_{\operatorname{trans}}$  performs Step 1 of  $C_{\operatorname{Exec}}^{\operatorname{mh}}$  using the input Sim provided to its oracle, and if any of the checks fail, returns  $\perp$  as the answer of the oracle.
- If  $\operatorname{st}_M \neq \operatorname{st}_M^0$  then st contains some input x.  $\operatorname{Sim}_{\operatorname{trans}}$  checks whether there exist  $x_1, \ldots, x_m$  such that  $\operatorname{trans}_{x_1,\ldots,x_m,x} \in \mathsf{T}$ , and additionally that the database at the end of M's sequential execution on  $x_1,\ldots,x_m$  is consistent with  $\operatorname{Rt}_0$ . If such a transcript exists,  $\operatorname{Sim}_{\operatorname{trans}}$  sets  $\vec{x} = (x_1,\ldots,x_m,x)$ , otherwise he returns  $\bot$  to Sim.
- If  $\operatorname{st}_M = \operatorname{st}_M^0$ , then the input to the oracle also includes an input x for M. If  $\operatorname{Rt}_0$  is consistent with  $D_0$  then set  $\vec{x} = (x)$ . Otherwise,  $\operatorname{Sim}_{\operatorname{trans}}$  checks whether there exist  $x_1, \ldots, x_m$  such that  $\operatorname{trans}_{x_1,\ldots,x_m} \in \mathsf{T}$ , and additionally that the database at the end of M's sequential execution on  $x_1,\ldots,x_m$  is consistent with  $\operatorname{Rt}_0$ . If such a transcript exists,  $\operatorname{Sim}_{\operatorname{trans}}$  sets  $\vec{x} = (x_1,\ldots,x_m,x)$ , otherwise he returns  $\bot$  to Sim.
- Sim<sub>trans</sub> calls its oracle on  $\vec{x}$ , obtains the entire transcript trans<sub> $\vec{x}$ </sub> of the execution of M on x, and adds trans<sub> $\vec{x}$ </sub> to T. (We note that trans<sub> $\vec{x}$ </sub> may already be in T, in which case there is no need to call the oracle, since the execution is deterministic so the transcript generated by the oracle is guaranteed to be identical to the transcript already in T.)
- $\operatorname{Sim}_{\operatorname{trans}}$  Recovers  $\operatorname{trans}_{\vec{x}} = (L_{\vec{x}}, y_{\vec{x}})$  from T, where  $y_{\vec{x}}$  is the list of outputs of the computations on the inputs in  $\vec{x}$ , and  $L_{\vec{x}} = \left(\operatorname{addr}_{\mathsf{DB}}^{i,j}, \operatorname{addr}_{\mathsf{stape}}^{i,j}, \operatorname{addr}_{\mathsf{DB},w}^{i,j}, \operatorname{addr}_{w}^{i,j}, \operatorname{val}_{\mathsf{DB}}^{i,j}, \operatorname{val}_{M}^{i,j}, \operatorname{st}_{M}^{i,j}\right)_{i,j}$  consists of the memory accesses and M's internal state at the onset of each transition step on each input  $x_j$  in  $\vec{x}$ . Let i, j be such that  $\operatorname{st}_{M}^{i,j} = \operatorname{st}_{M}$ . Sim uses  $\operatorname{trans}_{\vec{x}}$  to generate the output out of  $C_{\mathsf{Exec}}^{\mathsf{mh}}$ after the *i*'th transition step on input  $x_j$ . (Specifically,  $\operatorname{trans}_{\vec{x}}$  contains the entire history of the execution, that can be used to compute MHTs with h for the history and the updated database and scratch tape, which are then MACed with K.)  $\operatorname{Sim}_{\mathsf{trans}}$  gives out to Sim as the answer of the oracle.

The proof now proceeds similarly to the proof of Claim 5.5, and we therefore only describe the needed modifications. First, in  $\mathcal{H}$  the simulator Sim is given oracle access to  $C_{\mathsf{Exec}}^{\mathsf{mh}}$ , not to  $C_{\mathsf{Exec}}$ . As in the proof of Claim 5.5, we condition  $\mathcal{H}$  and the simulation on the event that Sim fails to forge a MAC or find a collision of h, and can therefore assume all oracle calls Sim makes are with states it observed before. Therefore, we can divide Sim's oracle queries into (non-disjoint) generalized execution chains, where a generalized execution chain is  $\left(\mathsf{EC}_{x_0,D_0^{\mathsf{in}},D_0^{\mathsf{out}}},\mathsf{EC}_{x_1,D_1^{\mathsf{in}},D_1^{\mathsf{out}}},\ldots,\mathsf{EC}_{x_m,D_m^{\mathsf{in}},D_m^{\mathsf{out}}}\right)$  where  $D_0^{\mathsf{in}} = D_0$ , and for every  $1 \leq i \leq m$ ,  $\mathsf{EC}_{x_i,D_i^{\mathsf{in}},D_0^{\mathsf{out}}}$  is an execution chain (as defined in the proof of Claim 5.5) corresponding to the execution of  $M^{D_i^{\mathsf{in}}}$  on  $x_i$ , and resulting in the updated database  $D_i^{\mathsf{out},11}$ 

<sup>&</sup>lt;sup>11</sup>In the proof of Claim 5.5, an execution chain included a single MHT for both the database and scratch tape, and the database was read-only. However, this naturally extends to the case where the database and scratch tape have different MHTs (where both roots are part of the state), and M is allowed to write to the database. As in the proof of Claim 5.5, an execution chain corresponds to an honest execution of M on x, with valid contents of the database and scratch tape throughout the execution, and the proof is similar to the proof provided in the single-hop setting, by replacing  $D_0$  with  $D_i^{in}$ .

We claim that for every generalized execution chain, and every consecutive execution chains  $\mathsf{EC}_{x_i,D_i^{\mathsf{in}},D_i^{\mathsf{out}}}, \mathsf{EC}_{x_{i+1},D_{i+1}^{\mathsf{in}},D_{i+1}^{\mathsf{out}}}$ , it holds that  $D_{i+1}^{\mathsf{in}} = D_i^{\mathsf{out}}$ . Indeed, the first oracle call in the execution chain  $\mathsf{EC}_{x_{i+1},D_{i+1}^{\mathsf{in}},D_{i+1}^{\mathsf{out}}}$  is possible only if Sim can provide a valid MAC on the initial state  $\mathsf{st}_M^0$  of M, together with the root of a MHT for  $D_{i+1}^{\mathsf{in}}$ . Since we have conditioned on the event that Sim doesn't forge a MAC or find a collision in h, this is possible only if Sim obtained this MAC as the output of a previous oracle call. By the definition of  $C_{\mathsf{Exec}}^{\mathsf{mh}}$ , it outputs such a MAC only at the end of an execution of M which results in the updated database  $D_{i+1}^{\mathsf{in}}$ .

Consequently, each generalized execution chain covering Sim's queries is consistent with a sequence of executions of M with a mutable database that initially equals  $D_0$ , on a sequence of inputs  $(x_1, \ldots, x_m)$  (the last execution on  $x_m$  might be a partial execution). The remainder of the proof follows identically to the proof of Claim 5.5.

## 6.2.2 Multi-Hop RAM FHE

We now use ASR-ORAMs and multi-hop address-simulatable RAM-VBB (whose existence follows from the existence of multi-hop transcript-simulatable RAM-VBB) to construct a multi-hop RAM-FHE scheme. At a high level, the scheme is similar to the single-hop RAM-FHE construction (Construction 5, but the underlying building blocks are replaced with their multi-hop counterparts (i.e., the ASR-ORAM and the multi-hop address-simulatable RAM-VBB). However, two additional modifications are needed, as we now describe.

First, in the single-hop setting, we could instantiate a single (ISR-)ORAM that contained both the database and scratch tape. This simplified the construction (since it used a single ORAM), and was possible because in the single-hop setting, the database and scratch tape are treated in the same way when an execution of a RAM machine M terminates: they are both restored to their initial state (the database is restored to its original content, and the scratch tape is erased). However, this is not the case in the multi-hop setting, where the scratch tape is erased when the execution ends, but the updated database should be kept (so that it can be used in future executions). Therefore, in the multi-hop construction the scratch tape and database are implemented using separate ORAMs.

Second, we need to generate randomness to encrypt the computation output, and to generate the scratch-tape ORAM during evaluation. In the single-hop setting, the randomness was generated by applying a PRF to (M, x, T) where M is the RAM machine to be evaluated, x is its input, and T are the number of transitions steps that would be performed. In the single-hop setting, this guaranteed that randomness is reused only when the entire execution transcript is identical, because it involved evaluating the (deterministic) RAM machine M on input x for T steps with RAM access to the initial database. In the multi-hop setting, this is no longer the case, because different executions might use different databases (that were generated in previous executions). Therefore, if the randomness is generated using only (M, x, T) then it might be reused in two different executions that evaluate  $M^{D}(x)$  and  $M^{D'}(x)$  for T steps, resulting in two different execution transcripts. Consequently, we must generate the randomness based also on the database contents. We do this by maintaining a MHT of the current database, and generate the randomness from (M, x, T, Rt), where Rt is the MHT root. Since such a MHT is already maintained by the transcript-simulatable RAM-VBB obfuscator which is used to instantiate the address-simulatable RAM-VBB obfuscator used to obfuscate the universal RAM machine, we avoid duplication and simply have the obfuscated machine output this as part of the auxiliary information. This is formalized in the following construction.

Construction 7 (Multi-hop RAM-FHE). The RAM-FHE scheme uses the following building blocks:

• The multi-hop address-simulatable RAM-VBB obfuscator  $\mathcal{O}$  of Construction 4, which is instantiated with the transcript-simulatable RAM-VBB obfuscator of Construction 6.

- An ASR-ORAM scheme (ASR ORAM.Setup, ASR ORAM.Access) with a deterministic client during ASR – ORAM.Access.
- An ORAM scheme for initially-empty databases (Setup, Access) with a deterministic client during Access.
- A perfectly-correct PKE scheme (PKE.KeyGen, PKE.Encrypt, PKE.Decrypt).
- An unbounded-input PRF F.

It consists of the following algorithms: KeyGen and Decrypt which are identical to the single-hop setting (Construction 5), and Encrypt and Eval which are defined as follows.

Encrypt on input a public key pk, a database DB, and bounds n, k, d on the input length, output length, and description size of RAM machines (respectively), operates as follows:

- Initialize an ASR-ORAM with DB, by running  $(ck_{ASR}, st_{ASR}) \leftarrow ASR ORAM.Setup (1^{\lambda}, DB)$ , to obtain a client state  $ck_{ASR}$  and a server state  $st_{ASR}$ .
- Pick a random PRF key  $K \leftarrow \{0, 1\}^{\lambda}$ .
- Run  $(\widetilde{\mathsf{DB}}, \widetilde{M_{\mathcal{U}}^{\mathsf{mh}}}, \mathcal{I}) \leftarrow \mathcal{O}(1^{\lambda}, \mathsf{st}_{\mathsf{ISR}}, M_{\mathcal{U}}^{\mathsf{mh}}, 1^{|M_{\mathcal{U}}^{\mathsf{mh}}|}, 1^{n}, 1^{k})$ , where  $M_{\mathcal{U}}^{\mathsf{mh}}$  is the RAM machine described in Figure 11, with hard-wired values  $\mathsf{pk}, K$ , and internal variable  $\mathsf{ck}_{\mathsf{ASR}}$ .
- Output the ciphertext  $c_{\mathsf{DB}} = \left(\widetilde{\mathsf{DB}}, \widetilde{M_{\mathcal{U}}^{\mathsf{mh}}}, \mathcal{I}\right).$

Eval takes as input a description M of size at most d of a RAM machine, an input  $x \in \{0,1\}^n$  for M, and a bound T on the runtime of M. It also has RAM access to a database-ciphertext  $c_{\mathsf{DB}} = \left(\widetilde{\mathsf{DB}}, \widetilde{M_{\mathcal{U}}}, \mathcal{I}\right)$  consisting of an encoding  $\widetilde{\mathsf{DB}}$  of a database, an obfuscation  $\widetilde{M_{\mathcal{U}}}$  of a universal RAM machine, and some input information  $\mathcal{I}$  for  $\widetilde{M_{\mathcal{U}}}$ . Moreover,  $\mathcal{I}$  contains a root Rt of a MHT for the database encoded in  $\widetilde{\mathsf{DB}}$ .<sup>12</sup> Eval runs  $\widetilde{M_{\mathcal{U}}}(M, T, x, \mathsf{Rt}, \mathcal{I})$  with RAM access to  $\widetilde{\mathsf{DB}}$ , and outputs whatever  $\widetilde{M_{\mathcal{U}}}$  outputs.

We prove the following claims regarding Construction 7:

**Claim 6.8** (Multi-hop RAM-FHE security). Construction 7 satisfies the correctness and security properties of Definition 4.4, when instantiated with:

- a secure unbounded-input PRF,
- a perfectly-correct IND-CPA secure PKE scheme,
- a secure ORAM scheme for initially-empty databases with a deterministic client during Access,
- a secure ASR-ORAM scheme with a deterministic client during ASR ORAM.Access, and
- the multi-hop address-simulatable RAM-VBB obfuscator of Construction 4 (using Construction 6 as the underlying obfuscator) for the RAM machine M<sup>mh</sup><sub>U</sub> of Figure 11.

**Claim 6.9** (Multi-hop RAM-FHE efficiency). Construction 7 satisfies the compactness property of Definition 4.4. If additionally for size-N databases:

• the client state in the ORAM and ASR-ORAM schemes has size  $poly(\lambda, \log N)$ ,

<sup>&</sup>lt;sup>12</sup>This holds because  $M_{\mathcal{U}}^{\mathsf{mh}}$  was obfuscated using Construction 4 which in turn uses Construction 6.

- ASR ORAM. Access takes time  $N^{\epsilon} \cdot \log N \cdot \operatorname{poly}(\lambda)$ , and
- Setup, Access take time poly  $(\lambda, \log N)$ ,

then Construction 7 satisfies the  $N^{\epsilon}$ -efficiency property of Definition 4.4.

Claims imply theorem. We use the claims to prove Theorem 6.6.

Proof of Theorem 6.6. The existence of OWFs implies the existence of secure unbounded-input PRFs, MACs and IND-CPA secure symmetric encryption schemes, which together with the existence of CRHFs implies, by Claim 6.7, that there exists a multi-hop transcript-simulatable RAM-VBB obfuscator in the circuit-VBB hybrid model, which by Claim 5.6 implies there exists a multi-hop address-simulatable RAM-VBB obfuscator in the circuit-VBB hybrid model. The existence of OWFs and SK-DEPIR implies additionally the existence of a secure ASR-ORAM scheme with a deterministic client by Theorem 3.8 and Claim B.3, and a secure ORAM for initially-empty databases with a deterministic client by Claim A.2, so security follows from Claim 6.8. Efficiency follows from Claim 6.9 using also Theorem 3.8 and Claims A.2 and B.2.

**Proof of claims.** We now proceed to prove the claims. Since the proofs are similar to the single-hop case, we only sketch the differences.

*Proof sketch for Claim 6.8.* Multi-hop correctness follows from the correctness of the underlying primitives (using the perfect correctness of the encryption and ORAM schemes, which guarantees correctness holds even when using pseudorandom coins for encryption and setup), since the addresssimulatable RAM-VBB obfuscator is multi-hop correct.

As for security, there are two differences from the single-hop case: (1) we now have two different ORAM schemes; and (2) we now derive the randomness based also on the database. Concretely, we define  $\mathcal{H}_0^b, \mathcal{H}_1^b, \mathcal{H}_2^b$  as in the proof of Claim 6.2 (but notice that  $\mathcal{H}_1^b$  uses the *multi-hop* simulator Sim for  $\mathcal{O}_{addr}$ ), and  $\mathcal{H}_0^b \approx \mathcal{H}_1^b \approx \mathcal{H}_2^b$  follows identically to the proof of Claim 6.2.

Next, we define  $\mathcal{H}_3^b$  as in the proof of Claim 6.2, and show that  $\mathcal{H}_2^b \approx \mathcal{H}_3^b$ . Towards that end, we condition both hybrids on the following event E: for every M, x, T and  $D_0, D_1$  such that Eval was executed with input (M, x, T) on both an encryption of  $D_0$  and an encryption of  $D_1$ , the MHT roots for  $D_0, D_1$  which were given as input to  $\mathcal{M}_{\mathcal{U}}^{\mathsf{mh}}$  are different. It suffices to prove indistinguishability conditioned on E, because E happens except with negligible probability (except if the adversary was able, through the various executions of Eval, to generate a collision of the CRHF h used in Construction 6). Conditioned on E, randomness is reused in the hybrids in two different executions of Eval, if and only if in both  $\mathcal{M}^D$  is evaluated on some input x for T steps, in which case the entire execution transcript is identical (because M is deterministic). Therefore,  $\mathcal{H}_2^b \approx \mathcal{H}_3^b$  by the IND-CPA security of the encryption scheme.

Next, we define the hybrid  $\mathcal{H}_4^b$  in which we replace the oracle *B* of Sim with the following oracle B': it replaces all the scratch-tape accesses performed by *M* with accesses that read address 0 from the scratch tape, and write 0 to address 0 of the scratch tape. (As in the proof of Claim 6.2, during the emulation *M* is still given the actual values of the scratch tape that it would have read, and the scratch tape is updated according to the actual values *M* writes to it, namely only the reported memory accesses are replaced.) Then hybrids  $\mathcal{H}_3^b$  and  $\mathcal{H}_4^b$  are computationally indistinguishable conditioned on E, by a standard hybrid argument over the security of the ORAM scheme for initially-empty databases. Indeed, each evaluation of a RAM machine *M* initializes a *new* scratch tape ORAM scheme using *fresh* randomness (because we have conditioned on E, namely randomness is reused only if the entire execution transcript is identical). Therefore, indistinguishability follows from the fact

that obliviousness of the ORAM for initially-empty databases is guaranteed even given the access pattern to physical memory during the setup of this ORAM.

Finally, we define the hybrid  $\mathcal{H}_5^b$  in which we replace the oracle B' with the following oracle B'': it replaces all the database accesses performed by M with accesses that read address 0 from the database and writes 0 to address 0 of the database. Then hybrids  $\mathcal{H}_4^b$  and  $\mathcal{H}_5^b$  are computationally indistinguishable by the security of the ASR-ORAM.

Finally,  $\mathcal{H}_5^0 \equiv \mathcal{H}_5^1$  since they do not contain any information about  $\mathsf{DB}^0, \mathsf{DB}^1$ .

Proof sketch for Claim 6.9. There are three difference from the proof of Claim 6.3: (1)  $M_{\mathcal{U}}^{\mathsf{mh}}$ 's internal state contains also the client state in an ORAM scheme for initially-empty databases; (2)  $M_{\mathcal{U}}^{\mathsf{mh}}$  initializes an ORAM scheme at the beginning of the execution, and emulates the ORAM client (in addition to the ASR-ORAM client) throughout the execution; and (3) the ASR-ORAM has different parameters than the ISR-ORAM used in Claim 6.3. (1) doesn't affect the analysis because the ORAM client state has size poly  $(\lambda, \log T) = \operatorname{poly}(\lambda)$  (because  $T \leq 2^{\lambda}$ ). (2) doesn't affect the analysis because Setup and Access take poly  $(\lambda, \log T) = \operatorname{poly}(\lambda)$  time by Claim A.2. As for (3), each transition step of M performs 2 accesses into the ASR-ORAM, which take  $N^{\epsilon} \cdot \log N \cdot \operatorname{poly}(\lambda) = N^{\epsilon} \cdot \operatorname{poly}(\lambda)$  time (because  $N \leq 2^{\lambda}$ ). Consequently, Time  $(M_{\mathcal{U}}^{\mathsf{mh}}, x, D) = T \cdot N^{\epsilon} \cdot \operatorname{poly}(|M|, \lambda)$  using the same arguments as in the proof of Claim 6.3.

## 7 Extensions

In this section we describe several extensions and generalizations of our RAM-FHE schemes. Specifically, we describe how to extend the schemes of Section 6 and Section 6.2 to support homomorphic evaluation of RAM machines with long inputs, long outputs, and long descriptions. Specifically, we mean that these quantities are not a priori bounded at encryption time by any polynomial. Moreover, we describe how our schemes can be modified to support variable-length scratch tapes and persistent databases.

## 7.1 Supporting Variable-Length Scratch Tapes

In our single-hop RAM-FHE construction (Construction 5 on page 36), a bound s on the scratch-tape size is provided at encryption time, and correctness is guaranteed only for RAM machines that do not use more that s scratch tape space. However, this can easily be generalized to any scratch tape size, by using separate ISR-ORAMs to access the database and scratch tape. While we could use any ISR-ORAM, notice that we only need a read-only ISR-ORAM for the database, and an ISR-ORAM for an initially-empty database for the scratch tape. These are easily instantiated as follows: a SK-DEPIR scheme is itself a read-only ISR-ORAM scheme, because the server is stateless, and the client only stores a long-term key (using a short-term state between the Query and Decode procedures). An ORAM scheme for initially-empty databases (Appendix A) is an ISR-ORAM if the setup is performed in the first access to the database, since in this case rewinding to the initial state results in an entirely new instance of the ORAM. When the ORAM for initially-empty databases is initialized with size bound  $2^{\lambda}$ ,<sup>13</sup> we obtain a single-hop RAM-FHE scheme as described in Theorem 6.1, but without the restriction on the scratch tape size.

We note that our multi-hop RAM-FHE scheme (Construction 7 on page 42) can support a scratch tape of any size, since its size is bounded at evaluation time by T (the bound on the number of

 $<sup>^{13}</sup>$ We note that Construction 5 cannot support an exponential space bound, because in that case the ISR-ORAM would be instantiated for exponential-sized databases, so ISR – ORAM.Setup would require exponential time.

transition steps performed by the RAM machine), and a RAM machine running for T steps cannot use more than T scratch tape space.

## 7.2 Supporting Variable-Length Databases

In our RAM-FHE schemes, the database size was determined at encryption time, and remained fixed throughout iterative executions of the Eval procedure. Notice that this is only an issue in the multi-hop setting, since any writes to the database in the single-hop setting can be emulated by writes to the scratch tape (see related discussion in the second paragraph of Section 5.2).

We now show that Construction 7 can be generalized to support databases whose size *is not* fixed. More specifically, the scheme supports RAM machines that grow or shrink the database, but reveal when the database grows/shrinks. We proceed to explain how this achieved.

In Construction 7, the database is stored in an ASR-ORAM, therefore to support variable-length databases, it suffices that the underling ASR-ORAM will support this. Our ASR-ORAM (Construction 2) has a hierarchical structure which is particularly suitable for this. Specifically, new levels in the hierarchical structure can be added "on the fly" by generating a new SK-DEPIR for the level (namely, by running the lnitLevel procedure of Figure 1 on page 20), and thus the scheme can support additions to the database.

Additionally, memory blocks can be deleted by adding a new "Delete" procedure that on input a block B emulates a write operation for B, but when writing B to the top level, adds a "deleted" tag to it. Reshuffle is also adapted to support deletions by removing deleted blocks (i.e., blocks with a "deleted" tag). This is done by assigning such blocks the label 1 in Step 2 of the ReShuffle procedure of Figure 3 (page 22). Moreover, if in Step 7 of the ReShuffle procedure, A has size  $2^i$  (i.e., all blocks at addresses >  $2^i$  have label 1) then level i+1 is deleted, and A is used to initialize level i by running lnitLevel (i, A) in Step 8.

We note that adding and deleting levels "on the fly" as described above reveals when an addition or deletion occurs. However, revealing additions is necessary to support a growing database when there is no a-priori bound on its size, or to guarantee the ORAM complexity at each operation depends on the *actual* database size at that point, even if such a bound is known. Similarly, revealing deletions is also necessary to avoid larger than needed overheads in accessing the ORAM.

The resultant scheme has the same efficiency guarantee as in Theorem 6.6, but N is now the maximal (instead of initial) database size during the execution of Eval.

## 7.3 Supporting Variable-Length and Long Inputs and RAM Machine Descriptions

The RAM-FHE constructions of Section 6 and Section 6.2 assume some a-priori known bound (known during encryption) on the input length and description size of RAM machines. In particular, the input and RAM machine description are given as explicit input to the universal RAM machine, and the complexity of Eval  $(M, x, 1^T)$  is  $T \cdot \operatorname{poly}(|M|, \lambda)$  (in the single-hop setting) or  $T \cdot N^{\epsilon} \cdot \operatorname{poly}(|M|, \lambda)$  (in the multi-hop setting). (Here, we also use the fact that  $|x| \leq |M|$ .) We now describe how to generalize our schemes to support variable input length and description size of RAM machines, where the complexity of  $\operatorname{Eval}(M, x, 1^T)$  would be  $(T + |M|) \cdot \operatorname{poly}(\log |M|, \lambda)$  (in the single-hop setting) or  $(T + |M|) \cdot (N + |M|)^{\epsilon} \cdot \operatorname{poly}(\lambda)$  (in the multi-hop setting) for any M, x. We also show a more involved multi-hop construction with  $(T \cdot N^{\epsilon} + |M|) \cdot \operatorname{poly}(\lambda)$  complexity. (Here, we also use the fact that  $|M| \leq 2^{\lambda}$ .) Of course, for long inputs M cannot take x as an explicit input, so we assume M has RAM access to its input x. It turns out that the multi-hop setting admits a simpler solution, so we consider the multi- and single-hop settings separately.

## 7.3.1 The Multi-Hop Setting.

The high-level idea of the construction is to first repeatedly run a RAM machine  $M_{\rm in}$  that takes as input a bit-string of some fixed poly  $(\lambda)$  length, and concatenates it to the database (by growing the database). By repeatedly applying this program to the input x and description M of the RAM machine, we obtain at the end of the process an encryption of the database, concatenated with the input and description of the RAM machine. Now, one can run a modified universal RAM machine  $\mathcal{M}_{\mathcal{U}}^{\rm mh'}$  which reads the needed input bits, and the next command to execute, from the encrypted database. When the execution of the universal RAM machine terminates, we again repeatedly run a RAM machine  $M_{\rm out}$  that erases a fixed-length string from the database, thus erasing x, M from the encrypted database. We now elaborate on this construction.

First, since  $M_{in}$  grows the database, we use the RAM-FHE scheme that supports variable-length databases (Section 7.2). Fix some  $p(\lambda) = \text{poly}(\lambda)$ , then  $M_{in}$  takes as input  $z \in \{0,1\}^{p(\lambda)}$  and an address  $\text{addr} \in [2^{O(\lambda)}]$ , has RAM access to a database DB, and writes z to DB starting in address addr. Having  $M_{in}$  take an address as input allows us to "leave room" for the original database to grow (such that the resultant evaluation can support variable-length databases). The RAM machine  $M_{out}$  takes as input a length  $1^{p(\lambda)}$ , and an address  $\text{addr} \in [2^{O(\lambda)}]$ , and erases  $p(\lambda)$  bits from the database, starting at address addr. The RAM machine  $M_{\mathcal{U}}^{\mathsf{mh'}}$  operates similarly to  $M_{\mathcal{U}}^{\mathsf{mh}}$  of Figure 11 (page 63), except for the following: (1) instead of taking x, M as input,  $M_{\mathcal{U}}^{\mathsf{mh'}}$  takes |x|, |M|; (2) to figure out M's next command (in Step 2a in Figure 9 on page 62),  $M_{\mathcal{U}}^{\mathsf{mh'}}$  uses the ASR-ORAM to read the command can be computed from the database size and input length); (3) if during the emulation of M's transition step (in Step 2a in Figure 9) M reads an input bit,  $M_{\mathcal{U}}^{\mathsf{mh'}}$  uses the ASR-ORAM to read the input bit from the database.

Given this description, Eval operates as follows:

- Divides the input and RAM machine description into "chunks" of size  $p(\lambda)$ . (Eval can choose any polynomial p.)
- Copies the input and RAM machine description into the encrypted database one "chunk" at a time, by repeatedly running  $M_{in}$ , where the first execution is with input  $\mathsf{addr} = N$ , and in the following executions  $\mathsf{addr}$  increases by  $p(\lambda)$  in each execution. Let  $\mathsf{addr}_{fin}$  denote the address in the last execution.
- Runs  $M_{\mathcal{U}}^{\mathsf{mh}\prime}$  on the encrypted database obtained through this processes.
- Repeatedly runs  $M_{out}$  on the database obtained from  $M_{\mathcal{U}}^{mh'}$ 's execution, where the first execution is with input  $\operatorname{addr} = \operatorname{addr}_{fin}$ , and in the following executions  $\operatorname{addr}$  decreases by  $p(\lambda)$  in each execution.
- Outputs whatever  $M_{\mathcal{U}}^{\mathsf{mh}\prime}$  outputs (but uses the database obtained in the previous step as the updated database).

The scheme described above performs O(|M|) operations to copy x, M into the database (each requires at most  $(N + |M|)^{\epsilon} \cdot \operatorname{poly}(\lambda)$  operations, because the database now has size N + O(|M|)), followed by T steps, each taking  $(N + |M|)^{\epsilon} \cdot \operatorname{poly}(\lambda)$  operations. We describe a more efficient construction in the next section.

## 7.3.2 The Single-Hop Setting.

In the single-hop setting, it is no longer possible to sequentially run multiple short-input RAM machines to write a long input (and RAM program) to memory. Instead, we must directly modify

our constructions to handle a more general model of RAM computation, in which machines have RAM access not only to their database and scratch tapes, but also to their input. The main issue in this setting can be seen already in transcript-simulatable obfuscation: we must prevent a malicious evaluator from performing "mixed input" attacks. In other words, we must guarantee that the entire execution is consistent with a fixed value of x, M.<sup>14</sup>

To explain how this is resolved, recall that our transcript-simulatable obfuscator produces an obfuscated circuit C that takes as input a signed Merkle commitment to the contents of its tapes. Recall that Merkle commitments are succinct and *locally openable* – if one has generated a commitment rt of an *n*-bit string x, it is possible to give a succinct proof that certifies an arbitrary bit of x.

To handle long inputs, we simply require that a MAC-tagged commitment to the *input tape* is also provided (under some key  $K_{inp}$ ). To allow the evaluator to generate, on his own, MACed commitments for arbitrary inputs, we include in the obfuscation an additional circuit  $C_{inp}$ . This circuit is meant to be invoked O(n) times in a stateful manner to produce a signed commitment. To facilitate this,  $C_{inp}$  has an independent MAC key K' to sign its own states. In the first invocation, a Merkle root rt and an input length n is provided (purportedly rt is a commitment to some n-bit string x).  $C_{inp}$ then maintains (rt, i, n) as its state, where i is initially 0 and increments by one on each "successful" invocation. In the j'th invocation, the input to  $C_{inp}$  is supposed to be the  $j^{th}$  bit of x, as well as a proof certifying the correctness of the provided bit.  $C_{inp}$  verifies the provided proof, and the invocation is said to be successful if the verification passes. If the invocation is unsuccessful, then  $C_{inp}$  aborts (i.e., outputs  $\perp$ ). After the  $n^{th}$  execution, it outputs a MAC (under key  $K_{inp}$ ) of (rt, n).

Upgrading to address-simulatable obfuscation to support arbitrary length inputs poses no additional difficulties once we have transcript-simulatable obfuscation.

The final step, constructing RAM FHE, requires the input access pattern to be oblivious. We can achieve this by applying the address-simulatable obfuscator to a machine that first copies its input to a scratch tape (instantiated with an oblivious RAM), and then accesses the input only via this copy.

We note that the same construction can also be used in the multi-hop setting to obtain better efficiency than the generic construction described in the previous section. Specifically, in this case the runtime of Eval is  $(T \cdot N^{\epsilon} + |M|) \cdot \text{poly}(\lambda)$ , where the improved efficiency is because the input is copied into the scratch-tape ORAM (instead of the database ASR-ORAM) which is implemented by an ORAM that achieves asymptotically better parameters than ASR-ORAM.

## 7.4 Supporting Long Outputs

In this section we generalize our RAM-FHE constructions to support evaluation of RAM machines with long outputs. We assume that the length of the output is known at the time of FHE evaluation (otherwise the evaluator would be forced to produce a ciphertext as long as the provided runtime bound).

Machines that produce variable-length output can be modeled in several ways; the simplest way is to allow transition functions to output a bit and also continue executing (and therefore potentially output more bits in the future). This model (combined with a sufficiently large scratch space, e.g., as in the extension of Section 7.1) is sufficiently powerful to capture any other "reasonable" model. For example, one might alternatively imagine giving a RAM machine random write access to another "output tape", and defining the output to be the contents of this tape at the time that the machine terminates. The bit-by-bit output model can simulate this model by emulating a k-bit output tape

<sup>&</sup>lt;sup>14</sup>Specifically, the transcript-simulatable RAM-VBB obfuscator of Section 6 assumes that the entire input and RAM machine description are available, and consistent, throughout the execution (since these are provided as input to the simulator). This issue does not arise in the construction outlined in Section 7.3.1, since  $M_{in}$  takes each input/RAM machine description "chunk" as *explicit* input.

(using a designated region of the scratch tape), and outputting each bit stored therein at the end of the computation. Thus we will focus on the "bit-by-bit output" model.

Before delving into any details, we first note that it is *generically* possible to upgrade a RAM-FHE scheme to support machines with k-bit outputs, incurring a multiplicative factor of k in the runtime of **Eval**. Specifically, one can separately homomorphically evaluate k different RAM machines where the *i*'th machine outputs the *i*'th bit of the k-bit output (and discards all other bits).

Non-generically, our construction of transcript-simulatable obfuscation generalizes almost immediately to RAM machines with bit-by-bit output, achieving a runtime of  $(T + k) \cdot \text{poly}(\lambda)$  in the single-hop setting, and  $(T + k) \cdot N^{\epsilon} \cdot \text{poly}(\lambda)$  in the multi-hop setting. Moving to address-simulatable obfuscation, we must ensure that each output ciphertext uses pseudo-independent randomness. This is only a matter of providing an additional input to the PRF that generates encryption randomness. In particular, we will append *i* to the PRF's input when encrypting the *i*<sup>th</sup> output bit.

## References

- [ACC<sup>+</sup>16] Prabhanjan Ananth, Yu-Chi Chen, Kai-Min Chung, Huijia Lin, and Wei-Kai Lin. Delegating RAM computations with adaptive soundness and privacy. In TCC 2016-B, Proceedings, Part II, pages 3–30, 2016.
- [Agr18] Shweta Agrawal. New methods for indistinguishability obfuscation: Bootstrapping and instantiation. *IACR Cryptology ePrint Archive*, 2018:633, 2018.
- [AIT16] Afonso Arriaga, Vincenzo Iovino, and Qiang Tang. Updatable functional encryption. IACR Cryptology ePrint Archive, 2016:1179, 2016.
- [AJS18] Prabhanjan Ananth, Aayush Jain, and Amit Sahai. Indistinguishability obfuscation without multilinear maps: iO from LWE, bilinear maps, and weak pseudorandomness. *IACR Cryptology ePrint Archive*, 2018:615, 2018.
- [BCG<sup>+</sup>18] Nir Bitansky, Ran Canetti, Sanjam Garg, Justin Holmgren, Abhishek Jain, Huijia Lin, Rafael Pass, Sidharth Telang, and Vinod Vaikuntanathan. Indistinguishability obfuscation for RAM programs and succinct randomized encodings. SIAM J. Comput., 47(3):1123–1210, 2018.
- [BCP16] Elette Boyle, Kai-Min Chung, and Rafael Pass. Oblivious parallel RAM and applications. In *TCC 2016-A*, *Proceedings*, *Part II*, pages 175–204, 2016.
- [BGH13] Zvika Brakerski, Craig Gentry, and Shai Halevi. Packed ciphertexts in LWE-based homomorphic encryption. In *PKC 2013, Proceedings*, pages 1–13, 2013.
- [BGI<sup>+</sup>01] Boaz Barak, Oded Goldreich, Russell Impagliazzo, Steven Rudich, Amit Sahai, Salil P. Vadhan, and Ke Yang. On the (im)possibility of obfuscating programs. In CRYPTO 2001, Proceedings, pages 1–18, 2001.
- [BGMZ18] James Bartusek, Jiaxin Guan, Fermi Ma, and Mark Zhandry. Return of GGH15: provable security against zeroizing attacks. In TCC 2018, Proceedings, Part II, pages 544–574, 2018.
- [BGV12] Zvika Brakerski, Craig Gentry, and Vinod Vaikuntanathan. (Leveled) fully homomorphic encryption without bootstrapping. In *ITCS 2012, Proceedings*, pages 309–325. ACM, 2012.

- [BIPW17] Elette Boyle, Yuval Ishai, Rafael Pass, and Mary Wootters. Can we access a database both locally and privately? In *TCC 2017, Proceedings, Part II*, pages 662–693, 2017.
- [BMSZ16] Saikrishna Badrinarayanan, Eric Miles, Amit Sahai, and Mark Zhandry. Post-zeroizing obfuscation: New mathematical tools, and the case of evasive circuits. In EUROCRYPT 2016, Proceedings, Part II, pages 764–791, 2016.
- [BV11] Zvika Brakerski and Vinod Vaikuntanathan. Efficient fully homomorphic encryption from (standard) LWE. *ECCC 2011*, 18:109, 2011.
- [CCC<sup>+</sup>16] Yu-Chi Chen, Sherman S. M. Chow, Kai-Min Chung, Russell W. F. Lai, Wei-Kai Lin, and Hong-Sheng Zhou. Cryptography for parallel RAM from indistinguishability obfuscation. In *ITCS 2016, Proceedings*, pages 179–190, 2016.
- [CCH<sup>+</sup>19] Ran Canetti, Yilei Chen, Justin Holmgren, Alex Lombardi, Guy N. Rothblum, Ron D. Rothblum, and Daniel Wichs. Fiat-Shamir: From practice to theory. 2019.
- [CCHR16] Ran Canetti, Yilei Chen, Justin Holmgren, and Mariana Raykova. Adaptive succinct garbled RAM or: How to delegate your database. In TCC 2016-B, Proceedings, Part II, pages 61–90, 2016.
- [CH16] Ran Canetti and Justin Holmgren. Fully succinct garbled RAM. In *ITCS 2016, Proceedings*, pages 169–178, 2016.
- [CHJV15] Ran Canetti, Justin Holmgren, Abhishek Jain, and Vinod Vaikuntanathan. Succinct garbling and indistinguishability obfuscation for RAM programs. In STOC 2015, Proceedings, pages 429–437, 2015.
- [CHR17] Ran Canetti, Justin Holmgren, and Silas Richelson. Towards doubly efficient private information retrieval. In *TCC 2017, Proceedings, Part II*, pages 694–726, 2017.
- [CR72] Stephen A. Cook and Robert A. Reckhow. Time-bounded random access machines. In STOC 1972, Proceedings, pages 73–80, 1972.
- [CVW18] Yilei Chen, Vinod Vaikuntanathan, and Hoeteck Wee. GGH15 beyond permutation branching programs: Proofs, attacks, and candidates. In CRYPTO 2018, Proceedings, Part II, pages 577–607, 2018.
- [Gen09] Craig Gentry. Fully homomorphic encryption using ideal lattices. In STOC 2009, Proceedings, pages 169–178. ACM, 2009.
- [GGH<sup>+</sup>13] Sanjam Garg, Craig Gentry, Shai Halevi, Mariana Raykova, Amit Sahai, and Brent Waters. Candidate indistinguishability obfuscation and functional encryption for all circuits. In STOC 2013, Proceedings, pages 40–49, 2013.
- [GGMP16] Sanjam Garg, Divya Gupta, Peihan Miao, and Omkant Pandey. Secure multiparty RAM computation in constant rounds. In TCC 2016-B, Proceedings, Part I, pages 491–520, 2016.
- [GGP10] Rosario Gennaro, Craig Gentry, and Bryan Parno. Non-interactive verifiable computing: Outsourcing computation to untrusted workers. In *CRYPTO 2010, Proceedings*, pages 465–482. Springer, 2010.

- [GHL<sup>+</sup>14] Craig Gentry, Shai Halevi, Steve Lu, Rafail Ostrovsky, Mariana Raykova, and Daniel Wichs. Garbled RAM revisited. In EUROCRYPT 2014, Proceedings, pages 405–422, 2014.
- [GHPS13] Craig Gentry, Shai Halevi, Chris Peikert, and Nigel P. Smart. Field switching in BGVstyle homomorphic encryption. *Journal of Computer Security*, 21(5):663–684, 2013.
- [GHRW14] Craig Gentry, Shai Halevi, Mariana Raykova, and Daniel Wichs. Outsourcing private RAM computation. In *FOCS 2014, Proceedings*, pages 404–413, 2014.
- [GHS12] Craig Gentry, Shai Halevi, and Nigel P. Smart. Fully homomorphic encryption with polylog overhead. In *EUROCRYPT 2012, Proceedings*, pages 465–482. Springer, 2012.
- [GK05] Shafi Goldwasser and Yael Tauman Kalai. On the impossibility of obfuscation with auxiliary input. In *FOCS 2005, Proceedings*, pages 553–562, 2005.
- [GKP<sup>+</sup>13a] Shafi Goldwasser, Yael Tauman Kalai, Raluca A. Popa, Vinod Vaikuntanathan, and Nickolai Zeldovich. How to run Turing machines on encrypted data. In CRYPTO 2013, Proceedings, Part II, pages 536–553, 2013.
- [GKP<sup>+</sup>13b] Shafi Goldwasser, Yael Tauman Kalai, Raluca A. Popa, Vinod Vaikuntanathan, and Nickolai Zeldovich. Reusable garbled circuits and succinct functional encryption. In STOC 2013, Proceedings, pages 555–564. ACM, 2013.
- [GLOS15] Sanjam Garg, Steve Lu, Rafail Ostrovsky, and Alessandra Scafuro. Garbled RAM from one-way functions. In STOC 2015, Proceedings, pages 449–458, 2015.
- [GMM<sup>+</sup>16] Sanjam Garg, Eric Miles, Pratyay Mukherjee, Amit Sahai, Akshayaram Srinivasan, and Mark Zhandry. Secure obfuscation in a weak multilinear map model. In TCC 2016-B, Proceedings, Part II, pages 241–268, 2016.
- [GO96] Oded Goldreich and Rafail Ostrovsky. Software protection and simulation on oblivious RAMs. J. ACM, 43(3):431–473, 1996.
- [Gol87] Oded Goldreich. Towards a theory of software protection and simulation by oblivious RAMs. In STOC 1987, Proceedings, pages 182–194, 1987.
- [Gol01] Oded Goldreich. The Foundations of Cryptography Volume 1, Basic Techniques. Cambridge University Press, 2001.
- [Gol04] Oded Goldreich. The Foundations of Cryptography Volume 2, Basic Applications. Cambridge University Press, 2004.
- [GOS18] Sanjam Garg, Rafail Ostrovsky, and Akshayaram Srinivasan. Adaptive garbled RAM from laconic oblivious transfer. In *CRYPTO 2018, Proceedings, Part III*, pages 515–544, 2018.
- [GSW13] Craig Gentry, Amit Sahai, and Brent Waters. Homomorphic encryption from learning with errors: Conceptually-simpler, asymptotically-faster, attribute-based. In CRYPTO 2013, Proceedings, Part I, pages 75–92. Springer, 2013.
- [HY16] Carmit Hazay and Avishay Yanai. Constant-round maliciously secure two-party computation in the RAM model. In *TCC 2016-B*, *Proceedings*, *Part I*, pages 521–553, 2016.

| [KP16]  | Yael Tauman Kalai and Omer Paneth. Delegating RAM computations. In <i>TCC 2016-B</i> , <i>Proceedings, Part II</i> , pages 91–118, 2016.                                                  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [KRR14] | Yael Tauman Kalai, Ran Raz, and Ron D. Rothblum. How to delegate computations: the power of no-signaling proofs. In <i>STOC 2014, Proceedings</i> , pages 485–494. ACM, 2014.             |
| [LM18]  | Huijia Lin and Christian Matt. Pseudo flawed-smudging generators and their application to indistinguishability obfuscation. <i>IACR Cryptology ePrint Archive</i> , 2018:646, 2018.       |
| [LO13]  | Steve Lu and Rafail Ostrovsky. How to garble RAM programs. In <i>EUROCRYPT 2013, Proceedings</i> , pages 719–734, 2013.                                                                   |
| [LO17]  | Steve Lu and Rafail Ostrovsky. Black-box parallel garbled RAM. In CRYPTO 2017, Proceedings, Part II, pages 66–92, 2017.                                                                   |
| [Mia16] | Peihan Miao. Cut-and-choose for garbled RAM. <i>IACR Cryptology ePrint Archive</i> , 2016:907, 2016.                                                                                      |
| [MZ18]  | Fermi Ma and Mark Zhandry. The MMap strikes back: Obfuscation and new multilinear maps immune to CLT13 zeroizing attacks. In <i>TCC 2018, Proceedings, Part II</i> , pages 513–543, 2018. |
| [OS97]  | Rafail Ostrovsky and Victor Shoup. Private information storage (extended abstract). In STOC 1997, Proceedings, pages 294–303, 1997.                                                       |
| [Ost90] | Rafail Ostrovsky. Efficient computation on oblivious RAMs. In STOC 1990, Proceedings, pages 514–523, 1990.                                                                                |
| [PF79]  | Nicholas Pippenger and Michael J. Fischer. Relations among complexity measures. J. ACM, 26(2):361–381, 1979.                                                                              |
| [RAD78] | Ronald L Rivest, Len Adleman, and Michael L Dertouzos. On data banks and privacy homomorphisms. <i>Foundations of secure computation, Academia Press</i> , 1978.                          |

## A Oblivious RAM for Initially-Empty Databases

In this section, we define the notion of an ORAM for initially-empty databases which, intuitively, is an ORAM scheme for databases that start out empty, and has the feature that obliviousness holds even when the adversary sees the access pattern to physical memory during setup. Formally,

**Definition A.1** (ORAM for initially-empty databases). We say that a pair (Setup, Access) is an ORAM scheme for initially-empty databases if it satisfies the following:

- Setup  $(1^{\lambda}, N)$  is a protocol between the client C and server S. C takes as input a security parameter  $\lambda$ , and a bound  $N \leq 2^{\lambda}$  on the database size, and S has no input. The output of the protocol is a client state ck. The execution also updates the server state, which at the end of the execution is denoted by st.
- Access has the same syntax as in Definition 2.4, except that the output value val' might be  $\perp$  also in read operations, in case addr is an address that has not been previously written to.

- Correctness: Setup, Access satisfy the correctness property of Definition 2.4.<sup>15</sup>
- Security. Every PPT adversary  $\mathcal{A}$  wins the following security game with a challenger  $\mathcal{C}$  with probability at most  $1/2 + \mathsf{negl}(\lambda)$ : the game is identical to the security game of Definition 2.4, except that in Step 1 the adversary sends to  $\mathcal{C}$  a size bound  $N \in \mathbb{N}$  instead of a database DB; and in Step 2  $\mathcal{C}$  runs Setup  $(1^{\lambda}, N)$  instead of Setup  $(1^{\lambda}, \mathsf{DB})$ .

Next, we construct an ORAM scheme for initially-empty databases by a simple adaptation of the Hierarchical ORAM scheme of [Ost90, GO96]. The hierarchical structure in our construction is initially empty, and levels are added as needed, up to an a-priori determined bound specified during setup. We also support reads for blocks that have not been previously accessed. Specifically, we prove the following:

Claim A.2 (ORAM for initially-empty databases). Assume OWFs exist. Then there exists an ORAM scheme for initially-empty databases in which Access, Setup have  $poly(\lambda)$  complexity, where  $\lambda$  is the security parameter, and the client (server) state has size  $poly(\lambda)$  ( $poly(\lambda, N)$ ), where N is the database size).

**Construction 8** (ORAM for initially-empty databases). The scheme uses the following building blocks:

- A PRF F.
- An IND-CPA secure symmetric encryption scheme (KeyGen, Encrypt, Decrypt).

The scheme consists of the following procedures.

Setup $(1^{\lambda}, N)$ : Recall that  $\lambda$  denotes a security parameter, and N denotes a bound on the supported database size. Proceed as follows.

- Initializing client state and counter: generate a random encryption key by computing sk  $\leftarrow$  KeyGen  $(1^{\lambda})$ , pick a random PRF key  $K \leftarrow \{0,1\}^{\lambda}$ , and initialize a counter count for the number of operations performed, to 0.
- Initializing the first level: run the InitLevel procedure of Figure 13 for i = 0 to obtain level 0 L<sub>0</sub>.
- Output: return the client key ck = (sk, K), and the server state  $st = (L_0, count, N)$ .

The Access protocol. To perform the operation op on location  $\operatorname{addr} \in [N]$  in the database with value val, the client C with state  $\operatorname{ck} = (\operatorname{sk}, K)$ , and the server with state  $\operatorname{st} = \left( \{ \mathsf{L}_i \}_{i \in [\ell]}, \operatorname{count}, N \right)$  for some  $\ell \leq \log N$ , operates as follows:

- 1. <u>Resizing the ORAM</u>: Retrieve count and N, and increment count := count + 1 on the server; if count  $\leq N$  and count =  $2^{\ell}$ , then run the InitLevel procedure of Figure 13 on  $i = \ell + 1$ , which updates the server state to include  $L_i$ .<sup>16</sup>
- 2. If op = read run the Access procedure from [GO96] with op = read with the following changes:
  - (a) Computing bucket index: for each level  $0 \le i \le \ell$ , let  $t = \text{count} \operatorname{div} 2^i$ . Compute the PRF key for level i in epoch t as  $K_i = F(K, (i, t))$ . Compute  $l_i = F(K_i, \operatorname{addr})$  as the bucket index for level i.

<sup>&</sup>lt;sup>15</sup>We consider the "correct" value returned for addresses that have not been previously written to be  $\perp$ .

<sup>&</sup>lt;sup>16</sup>To achieve a bound on the *worst case* complexity of the scheme, we "spread out" the operations needed to generate level *i* across accesses number  $2^{i-1}$  to  $2^i$ .

- (b) <u>Handling uninitialized blocks</u>: if block addr is not found, set the return value to be "empty", i.e.,  $val = \bot$ . write the block (addr,  $\bot$ , valid = false) to the top-level of the ORAM.
- (c) Output: return val to the client.
- 3. If op = write run the Access procedure from [GO96] with op = write where the mapping between addresses and level-*i* buckets is computed as in Step 2a above.<sup>17</sup>

We prove the following claims regarding Construction 8:

Claim A.3 (ORAM for initially-empty databases security). Assuming the security of all building blocks, Construction 8 is a secure ORAM scheme for initially-empty databases.

Claim A.4 (ORAM for initially-empty databases complexity). When instantiated with a bound N on the database size, and security parameter  $\lambda$ , Construction 8 satisfies the following:

- The complexity of Setup and Access is  $poly(\lambda)$ .
- The client state has size  $poly(\lambda)$ , and the server state has size  $poly(\lambda, N)$ .

Claims imply Theorem. We now use the claims to prove Claim A.2.

*Proof of Claim A.2.* We prove that Construction 8 has the required properties. The existence of OWFs implies the existence of a secure ORAM for initially-empty databases by Claim A.3, and thus the security of Construction 8 follows. The stated complexity follows directly from Claim A.4.  $\Box$ 

**Proofs of Claims.** We now prove Claims A.3 and A.4.

*Proof Sketch of Claim A.3.* Perfect correctness follows from the correctness of the [GO96] scheme, together with the way uninitialized blocks are handled, and because if a bucket overflows then the level contents are stored "in the clear".

We now sketch the security proof, which mirrors that of the hierarchal scheme of [GO96] that it is based on. We note that Construction 8 differs from the hierarchal scheme in two ways: (1) additional levels are added to the ORAM as it grows; and (2) we support accesses for addresses that do not have existing blocks within the ORAM.

We first address obliviousness of growing the ORAM on Access executions. InitLevel is called each time the count of the number of Access operations reaches the size of the current largest level, and is initialized with "empty" blocks. Therefore, the ORAM growth depends only on the number of accesses performed so far, and is independent of the operation type (read or write) in each access. Thus, the adversary's view in the security game when b = 0, 1 remain indistinguishable even when we grow the ORAM.

We next address the obliviousness of blocks when they are accessed for the first time. write operations proceed identically to the scheme of [GO96]. However, read operations diverge from the hierarchal scheme: while the block is searched for at each level in the assigned bucket, no block associated with the address will be found, which is the reason we create a new "empty" block with that address. This prevents a repeated access to the assigned path on subsequent accesses to that address, and the rest of the analysis is as in [GO96].

We condition our proof on the event that no bucket overflows – this happens with overwhelming probability as shown by Lemma 3.11.

<sup>&</sup>lt;sup>17</sup>To obtain perfect correctness, if a bucket overflows during reshuffle then the contents of the level are stored "in the clear" (i.e., the block encryptions are stored in an array).

Proof of Claim A.4. We first analyze the complexity of Setup. During a Setup execution, the client performs  $poly(\lambda)$  and  $O(\log N)$  operations to initialize the secret keys sk, K, and the counter count (respectively). The client performs, for a bucket size of B, O(B) operations to initialize the first level of the ORAM. We set bucket size to  $B = O(\lambda)$ , resulting in a total number of operations of  $poly(\lambda, \log N) = poly(\lambda)$  for Setup.

The complexity of Access is that of [GO96], where the j'th access for  $2^{i-1} \leq j < 2^i$  also performs its "share" of initializing level-*i*. The cost of initializing level-*i* is  $B \cdot 2^i \cdot \text{poly}(\lambda) = 2^i \cdot \text{poly}(\lambda)$ . This is spread-out over  $2^{i-1}$  operations, resulting in an additional poly ( $\lambda$ ) number of operations per access. The overall execution of Access is therefor poly( $\lambda$ ). Client state is simply that of [GO96], consisting of encryption and PRF keys (namely, poly( $\lambda$ )). The server state again is simply that of [GO96] (of size poly ( $\lambda$ , N)) with an additional counter of size log N, so overall the server state has size poly( $\lambda$ , N).  $\Box$ 

We can derandomize Construction 8 using a similar transformation to that of Construction 9, except that the initial hash  $h_0$  is generated in the first access using the access itself, and the bound on the database size. Using similar argument to the proofs of Claims B.1 and B.3, we can prove the following.

Claim A.5 (ORAM for initially empty databases with a deterministic client). Let ORAM be a randomized ORAM for initially-empty databases, and let D - ORAM be the deterministic ORAM for initially-empty databases obtained by applying Construction 9 to ORAM. Then assuming the security of all building blocks, D - ORAM is a secure ORAM for initially-empty databases.

## **B** Rewindable ORAM with a Deterministic Client

In this section we describe how to transform an ASR or ISR-ORAM scheme with a PPT client, into one with a deterministic client. This will be needed when rewindable ORAM is used to construct RAM-FHE.

Intuitively, the idea is to generate the client randomness using a PRF applied to the entire execution history. However, since the client cannot store the entire history, we instead use a short hash of the history, which we incorporate into the client state.

**Construction 9** (Rewindable ORAM with deterministic client). The scheme uses the following building blocks:

- A PRF F.
- A family  $\mathcal{H}$  of collision-resistant hash functions.
- A ISR/ASR-ORAM scheme (ORAM.Setup, ORAM.Access).

The scheme consists of the following procedures. Setup $(1^{\lambda}, \mathsf{DB})$ : Recall that  $\lambda$  denotes a security parameter, and  $\mathsf{DB} \in \{0, 1\}^N$ . Proceed as follows.

- Initializing the ORAM: run ORAM.Setup  $(1^{\lambda}, DB)$  to obtain client and server states ck, st, respectively.
- Initializing the keys: pick a description of a hash function  $H \leftarrow \mathcal{H}$  and generate a random PRF key  $K \in_R \{0, 1\}^{\lambda}$ .
- Initializing the hash: Compute a hash  $h_0 = H(DB)$  of the initial database.
- Output: the server state is st, and the client state is  $ck' = (ck, H, K, h_0)$ .

The Access protocol. To perform the operation op on location  $\operatorname{addr} \in [n]$  in the database with value val, the client C with state  $\operatorname{ck} = (\operatorname{ck}, H, K, h)$ , and the server with state  $\operatorname{st}$ , operate as follows:

- Updating the hash: C generates an updated hash h' = H(h, op, addr, val) by hashing his input together with current hash value.
- Generating client randomness: C sets r = F(K, h').
- Emulating ORAM access: C and S emulate the Access protocol of the underlying ORAM, where  $\overline{C}$  emulates the client with input (op, addr, val), state ck, and randomness r, and S emulates the server with state st.

Claim B.1 (Deterministic-Client ISR-ORAM Complexity). Under the assumptions of Theorem 3.5, there exists an ISR-ORAM scheme with a deterministic client where for a database of size N and a security parameter  $\lambda$ , the complexity of ORAM.Access is  $poly(\lambda)$ , the client state has size  $poly(\lambda)$ , and the server state has size  $poly(\lambda, N)$ .

*Proof.* We show Construction 9 has the required properties, when instantiated with the ISR-ORAM scheme of Theorem 3.5. The client state in Construction 9 is larger by a  $poly(\lambda)$  additive factor compared to the client state in the scheme of Theorem 9 (since it needs to store the description of the hash function, the PRF key, and the hash). The server state is identical to the underlying ISR-ORAM scheme. As for the complexity of Access, that is only  $poly(\lambda, \log N) = poly(\lambda)$  larger than that of the underlying ISR-ORAM Access algorithm, since the client needs to compute a hash and a PRF image.

The proof of the following claim follows identically to the proof of Claim B.1, by instantiating Construction 9 with the ASR-ORAM scheme of Theorem 3.8.

Claim B.2 (Deterministic-Client ASR-ORAM Complexity). Under the assumptions of Theorem 3.8, there exists an ASR-ORAM scheme with a deterministic client where for a database of size N and a security parameter  $\lambda$ :

- The complexity of Access is  $N^{\epsilon} \cdot \operatorname{poly}(\lambda)$ .
- The client state has size  $poly(\lambda)$ , and the server state has size  $N^{1+\epsilon} \cdot poly(\lambda)$ .

**Claim B.3** (Deterministic-Client ISR/ASR-ORAM Security). Let ORAM be a randomized ISR-(ASR-)ORAM, and let D – ORAM be the deterministic ISR-(ASR-)ORAM obtained by applying Construction 9 to ORAM. Then assuming the security of all building blocks, D – ORAM is a secure ISR-(ASR-)ORAM.

*Proof.* For correctness, by the pseudorandomness of F an honest execution of D - ORAM (i.e., with no rewinds) is computationally close to an execution in which F is replaced with a random function. Conditioned on the event that there are no H-collisions (which by the collision-resistance of  $\mathcal{H}$  happens with overwhelming probability), the execution with a random function is identical to an execution of ORAM with fresh randomness (since in an honest execution history never repeats), for which correctness holds by the correctness of ORAM.

We now argue security, via a sequence of hybrids. We condition all hybrids on the event that throughout the execution there are no collisions of H. (We note that in the rewindable security game, the history might be repeated due to rewinds, but we do not consider these as collisions of H.) This holds with overwhelming probability due to the collision-resistance of H, and is therefore without loss of generality.

- $\mathcal{H}_{\mathbf{0}}^{\mathbf{b}}$ : Hybrid  $\mathcal{H}_{\mathbf{0}}^{b}$  is the view  $(\mathbf{st}_{0}, (\mathcal{ACC}_{i})_{b})$  of the adversary  $\mathcal{A}$  in the rewindable ORAM security game of Definition 3.2 when the challenger chooses bit b.
- $\mathcal{H}_{1}^{\mathbf{b}}$ : In  $\mathcal{H}_{1}^{b}$ , we replace the PRF used to generate the randomness for each ORAM. Access with a truly random function applied to the entire (unhashed) history. *Hybrids*  $\mathcal{H}_{0}^{b}$  and  $\mathcal{H}_{1}^{b}$  are computationally indistinguishable by the pseudorandomness of F. This holds because we have conditioned on the event that no H-collisions occur, so throughout the execution, the random function is called multiple times on the same input if and only if F is called multiple times on the same input.

To conclude the proof, we claim that  $\mathcal{H}_1^0$  and  $\mathcal{H}_1^1$  are computationally indistinguishable by the security of the underlying ISR/ASR-ORAM scheme. Indeed, the only difference between  $\mathcal{H}_1^b$  and the adversary's view in the corresponding execution in ORAM is that in ORAM multiple executions with the same history are executed with fresh randomness, whereas in  $\mathcal{H}_1^b$  these executions use the same client randomness. However, we can generate  $\mathcal{H}_1^b$  from the adversary's view in the rewindable security game of ORAM as follows: the adversary  $\mathcal{A}'$  against D – ORAM emulates the challenger for the adversary  $\mathcal{A}$  against ORAM, where in every iteration of Step 3 of the rewindable security game (Definition 3.2),  $\mathcal{A}'$  forwards the query to its own challenger, unless the query is consistent with the execution history generated in a previous iteration, in which case  $\mathcal{A}'$  simply provides the access pattern during that execution (which  $\mathcal{A}'$  had obtained from its own challenger in a previous iteration) as the challenger's answer to  $\mathcal{A}$ .

#### The execution circuit $C_{\mathsf{Exec}}$

Constants and inputs: as described in Figure 4.

- 1. Verify input consistency: verify that Verify  $(K_{MAC}, (b_{fin}, st), \sigma) = 1$ . If  $b_{first} = false$  then verify additionally that:
  - (a)  $\mathcal{P}_{\text{DB}}, \mathcal{P}_{\text{stape}}, \mathcal{P}_{w}$  are paths to the nodes  $\operatorname{\mathsf{addr}}_{\text{DB}}, \operatorname{\mathsf{addr}}_{\text{stape}}, \operatorname{\mathsf{addr}}_{w}$  in the MHT whose root is Rt, and the values at  $\operatorname{\mathsf{addr}}_{\text{DB}}, \operatorname{\mathsf{addr}}_{\text{stape}}$  are  $\operatorname{\mathsf{val}}_{\text{DB}}, \operatorname{\mathsf{val}}_{\text{stape}}$  (respectively).
  - (b)  $\mathcal{P}_{hist}$  is the path to the right-most node in the MHT whose root is  $Rt_{hist}$ .
  - (c) x' = x. (Verifying the same input is used throughout the execution.)

If any of these checks fail, output abort.

- 2. Updating database MHT: if  $b_{\text{first}} = \text{false}$ , use  $\mathcal{P}_w$  to compute the root Rt' of the MHT obtained from MT by replacing the value of the node  $\text{addr}_w$  with  $\text{val}_w$ .
- 3. Emulating next transition step:
  - (a) Execute the next command of M, as described in  $\mathsf{st}_M$  (which indicates which command is next), by applying the transition function  $\delta$  using  $\mathsf{val}_{\mathsf{DB}}, \mathsf{val}_{\mathsf{stape}}$  as the values obtained from the last command executed. (If  $b_{\mathsf{first}} = \mathsf{true}$  then  $\mathsf{val}_{\mathsf{DB}}, \mathsf{val}_{\mathsf{stape}}$  are not needed and are therefore ignored.) The execution results in an updated internal state  $\mathsf{st}'_M$  of M (i.e., the state outputted by the transition circuit).
  - (b) If M terminated in the current step with output y, then set  $b_{\text{fin}} = \text{true}$  and  $\text{out} = (b_{\text{fin}}, y)$ , and go to Step 5.
  - (c) Otherwise, the execution step results in accesses addr'<sub>DB</sub>, addr'<sub>stape</sub>, (addr'<sub>w</sub>, val'<sub>w</sub>) reading addresses addr'<sub>DB</sub>, addr'<sub>stape</sub> from the database and scratch tape (respectively), and writing value val'<sub>w</sub> to address addr'<sub>w</sub> in the scratch tape. Set b<sub>fin</sub> = false.
- 4. Updating history and state: set leaves =  $(val_{DB}, val_{stape}, addr'_{DB}, addr'_{stape}, addr'_{w}, val'_{w})$ . If  $b_{first} = false$ , use  $\mathcal{P}_{hist}$  to compute the root  $Rt'_{hist}$  of the MHT  $MT'_{hist}$  obtained from  $MT_{hist}$  by adding the leaves leaves. If  $b_{first} = true$ , set  $b_{first} = false$  and generate a (new) MHT  $MT'_{hist}$  for leaves (see remark on page 37). In either case, let  $\mathcal{P}'_{hist}$  be the path to the right-most node in  $MT'_{hist}$ , and set  $st' = (b_{first}, st'_M, Rt', Rt'_{hist}, \mathcal{P}'_{hist}, addr'_{DB}, addr'_{stape}, addr'_w, val'_w, x)$ , compute  $\sigma' = Tag(K_{MAC}, (b_{fin}, st'))$ , and set out =  $(b_{fin}, st', \sigma')$ .
- 5. Output: return out.

Figure 5: Description of the circuit used to emulate a single transition of the RAM machine

#### The wrapper program $M_{wrap}$

 $\underline{\rm RAM}$  access to: a MHT  ${\sf MT}$  for a database D (which contains an initial database, concatenated with a scratch tape).

Inputs:

 $x \in \{0,1\}^n$ : an input for a RAM machine M.

st: the internal state used in the execution of  $C_{\mathsf{Exec}}$ .

 $\sigma {:}\,$  a MAC tag for st.

 $\widetilde{C}$ : an obfuscation of the circuit  $C_{\mathsf{Exec}}$  of Figure 5.

Operation:

1. Initialization: Set  $\mathcal{P}_{hist}$  to be empty (this is a "place holder" for the right-most path in a MHT  $\mathsf{MT}_{hist}$  of the access history so far), and  $z = (x, \mathsf{false}, \mathsf{st}, \sigma)$ , padded with zeros to have the size of inputs to  $\widetilde{C}$ .

2. Repeat:

- Emulate an execution step: execute  $(b_{fin}, y) = \widetilde{C}(z)$  to obtain a bit  $b_{fin}$  indicating whether the execution has terminated, and an additional output y.
- Generate output when the execution ends: if  $b_{fin} = true$  then output y and halt.
- Emulate database and scratch tape accesses:
  - Interpret y as  $(\mathsf{st}', \sigma')$ , where  $\sigma'$  is a MAC tag for  $(b_{\mathsf{fin}}, \mathsf{st}')$ , and  $\mathsf{st}'$  is the current internal execution state, consists of: a bit b, the current internal state  $\mathsf{st}_M$  of M (as outputted by the transition circuit), the root Rt of an updated MHT for D, a root  $\mathsf{Rt}_{\mathsf{hist}}$  for a MHT  $\mathsf{MT}_{\mathsf{hist}}$ , the path  $\mathcal{P}_{\mathsf{hist}}$  to the right-most node in  $\mathsf{MT}_{\mathsf{hist}}$ , addresses  $\mathsf{addr}_{\mathsf{DB}}$ ,  $\mathsf{addr}_{\mathsf{stape}}$  to read from D, a value  $\mathsf{val}_w$  to write to address  $\mathsf{addr}_w$  of D, and an input x' for M.
  - Read the path  $\mathcal{P}_{\mathsf{DB}}$  to the node  $\mathsf{addr}_{\mathsf{DB}}$  in MT, and let  $\mathsf{val}_{\mathsf{DB}}$  be the value of the node.
  - Read the path  $\mathcal{P}_{stape}$  to the node  $addr_{stape}$  in MT, and let  $val_{stape}$  be the value of the node.
  - Read the path  $\mathcal{P}_w$  to the node  $\mathsf{addr}_w$  in MT. Replace the value in  $\mathsf{addr}_w$  with  $\mathsf{val}_w$ , and update its path in MT.

| ٠ | Compute                      | $\mathbf{input}$   | for                        | $\mathbf{next}$                        | execution | $\mathbf{step}$ : | $\mathbf{Set}$ | z | = |
|---|------------------------------|--------------------|----------------------------|----------------------------------------|-----------|-------------------|----------------|---|---|
|   | $(x, b_{fin}, st', \sigma',$ | $val_DB, val_star$ | $_{pe}, \mathcal{P}_{DB},$ | $\mathcal{P}_{stape}, \mathcal{P}_w).$ |           |                   |                |   |   |

Figure 6: Description of the wrapper RAM machine

### The RAM machine $M_{\mathsf{sk},K}$

<u>Hard-wired values</u>: an encryption key sk, and a PRF key K. <u>Internal variables</u>: an encryption  $c_{st}$  of an internal state st of M (as outputted by the transition circuit), and a counter count initialized to 0.

<u>RAM access to</u>: a database D (containing an initial database, concatenated with a scratch tape). <u>Input:</u> input  $x \in \{0,1\}^n$  for M, and some additional input  $\mathcal{I}$ . <u>Operation</u>: repeat:

- 1. Decrypt internal state and values read from database and scratch tape: Decrypt st = Decrypt (sk,  $c_{st}$ ).
  - If count = 0 then set  $val_{DB}$ ,  $val_{stape}$  to be empty. (This is the first operation of  $M_{sk,K}$ , no values were previously read from the database and scratch tape.)
  - Otherwise, decrypt val<sub>DB</sub> = Decrypt (sk, c<sub>DB</sub>) and val<sub>stape</sub> = Decrypt (sk, c<sub>stape</sub>), where c<sub>DB</sub>, c<sub>stape</sub> are the values that were read in Step 3 below.

#### 2. Emulate the next transition step:

- (a) Execute the next command of M with internal state st, and using  $val_{DB}$ ,  $val_{stape}$  as the values read from the database and the scratch tapes, respectively. (M's internal state st indicates which command should be executed.)
- (b) If M terminated in the current step with output y, then output y.
- (c) Otherwise, the execution step results in an updated internal state st', and accesses  $addr_{DB}, addr_{stape}, (addr_w, val_w)$  reading addresses  $addr_{DB}, addr_{stape}$  from the database and scratch tape (respectively), and writing value  $val_w$  to address  $addr_w$  in the scratch tape.
- 3. Read from the database and scratch tape: read addresses  $addr_{DB}$  and  $addr_{stape}$  from the database and scratch tape, respectively, and let  $c_{DB}$ ,  $c_{stape}$  denote the read values.
- 4. Generate encryption randomness: let  $v = (x, \text{st}, \text{count}, \text{val}_{\text{DB}}, \text{val}_{\text{stape}})$ . Set r = F(K, (v, 0))and  $r_w = F(K, (v, 1))$ .
- 5. Write to the scratch tape: encrypt  $c_w = \text{Encrypt}(\mathsf{sk}, \mathsf{val}_w; r_w)$ , and write  $c_w$  to address  $\mathsf{addr}_w$  of the database.
- 6. Update internal state: encrypt  $c'_{st} = \text{Encrypt}(sk, st'; r)$  and set  $c_{st} := c'_{st}$ .
- 7.  $\operatorname{count} := \operatorname{count} + 1$ .

Figure 7: RAM machine used by the address-simulatable RAM-VBB obfuscator of Construction 4

## The RAM machine $M_{\mathcal{U}}$ with RAM access to DB

<u>Hard-wired value</u>: a database size N, a public key pk for a PKE scheme, and a PRF key K. <u>Internal variables</u>:

ck: a client state in an ISR-ORAM.

y: the output of a RAM machine (initialized to 0).

fin: a boolean variable indicating whether the execution has terminated or not (initialized to false).

count: a counter of the number of operations performed so far (initialized to 0).

Inputs:

M: a description (of length at most d) of a RAM machine.

T: a bound on the runtime of M.

 $x \in \{0,1\}^*$ : the input for the RAM machine M.

Operation:

- 1. Initialize the run: set val<sub>DB</sub>, val<sub>stape</sub> to be empty. (This is the first operation, no values were previously read from the database and scratch tape.)
- 2. Execute M for T steps: for i = 1, ..., T, do:
  - Emulate a transition step: execute the procedure from Figure 9 with val<sub>DB</sub>, val<sub>stape</sub> as the values read from the database and the scratch tape, respectively.
  - Access DB and scratch tape: if count  $\leq T$  then for j = 1, 2, 3: execute the procedure from Figure 10.
- 3. **Output:** set r = F(K, (M, T, x)), encrypt  $c = \mathsf{PKE}.\mathsf{Encrypt}(\mathsf{pk}, y; r)$  and output c.

Figure 8: RAM machine used in Construction 5

## Emulating a single transition of M in $M_{\mathcal{U}}$

Hard-wired values, internal variables, M: as in Figure 8.

- 1. If fin = true, perform a dummy step: perform a no-op operation,<sup>*a*</sup> and set  $\operatorname{addr}_{DB} = 0$ ,  $\operatorname{addr}_{\operatorname{stape}} = \operatorname{addr}_{w} = N$ , and  $\operatorname{val}_{w} = 0$  (these are dummy accesses which read address 0 from the database and scratch tape, and write 0 to address 0 of the scratch tape).
- 2. If fin = false, perform the next transition step:
  - (a) Execute the next command of M using  $val_{DB}$ ,  $val_{stape}$  as the values read from the database and the scratch tapes, respectively.
  - (b) If M terminated in the current step with output out, then set y = out and fin = true.
  - (c) Otherwise, if count < T then this step results in accesses  $\operatorname{addr}_{DB}$ ,  $\operatorname{addr}_{\operatorname{stape}}$ ,  $(\operatorname{addr}_w, \operatorname{val}_w)$  reading addresses  $\operatorname{addr}_{DB}$ ,  $\operatorname{addr}_{\operatorname{stape}}$  (respectively) from the database and scratch tape, and writing value  $\operatorname{val}_w$  to address  $\operatorname{addr}_w$  of the scratch tape. Set  $\operatorname{addr}_{\operatorname{stape}} := \operatorname{addr}_{\operatorname{stape}} + N$ ,  $\operatorname{addr}_w := \operatorname{addr}_w + N$ . (This "translates" the addresses in the scratch tape to addresses in  $\widetilde{\mathsf{DB}}$ , since M's scratch tape appears in  $\widetilde{\mathsf{DB}}$  after the size-N database.)
- 3. Update the counter: set count = count + 1.

<sup>a</sup>This is needed to hide whether a command of M was executed or not, which would reveal information about the actual runtime of M.

Figure 9: Emulating a single transition of M

## Emulating a database or scratch tape access of M in $M_{\mathcal{U}}$

Hard-wired value, internal variables, j: as in Figure 8. Memory accesses  $addr_{DB}$ ,  $addr_{stape}$ ,  $(addr_w, val_w)$ : as in Figure 9.

- 1. Determine ORAM client input: if j = 1 (i.e., read from database) set  $v = (\mathsf{addr}_{\mathsf{DB}}, \bot)$ . If j = 2 (i.e., read from scratch tape) set  $v = (\mathsf{addr}_{\mathsf{stape}}, \bot)$ . If j = 3 (i.e., write to scratch tape), set  $v = (\mathsf{addr}_w, \mathsf{val}_w)$ .
- 2. Initiate ORAM access: run the ISR-ORAM client from state ck with input v, to obtain a query q to the physical memory, and an update instruction update to the physical memory. (This results also in an updated client state which is updated in  $M_{\mathcal{U}}$ 's internal state).
- 3. Emulate ORAM access: until the ORAM client halts, do:
  - Read the value val written in block q of DB, and perform update on DB.
  - Run the ORAM client from state ck, given val as the server's answer to the last query q. The client outputs either the next query q and an update instruction update to the physical memory, or an output value val<sub>out</sub> (in this case, the ORAM client halts; in either case, this also results in an updated ORAM client state).
- 4. Output: if j = 1 (i.e., a value was read from the database), set  $val_{DB} = val_{out}$ , and if j = 2 (i.e., a value was read from the scratch tape), set  $val_{stape} = val_{out}$ .

Figure 10: Emulating a database or scratch tape access in M

# The RAM machine $M_{\mathcal{U}}^{\mathsf{mh}}$ with RAM access to $\widetilde{\mathsf{DB}}$ and stape <u>Hard-wired value</u>: a public key pk for a PKE scheme, and a PRF key K.

Internal variables: ck, y, fin, count: as in  $M_{\mathcal{U}}$  (Figure 8), and additionally a client state ck<sub>stape</sub> in a scratchtape ORAM (initialized to be empty).

Inputs: M, T, x: as in  $M_{\mathcal{U}}$  (Figure 8), as well as an auxiliary input  $z \in \{0, 1\}^*$ . **Operation:** 

- 1. Initialize the run: set val<sub>DB</sub>, val<sub>stape</sub> to be empty. (This is the first operation, no values were previously read from the database and scratch tape.) Let  $r_{\text{oram}} = F(K, (M, T, x, z, 0))$  and  $r_{\text{Encrypt}} =$ F(K, (M, T, x, z, 1)).
- 2. Initialize scratch-tape ORAM: generate an ORAM scheme for initially-empty databases for an empty scratch tape by emulating the **Setup** protocol between the client and server, by running the ORAM client with randomness  $r_{oram}$ , writing to stape the values the client writes to the physical memory on the server. Let  $ck_{stape}$  denote the client state at the end of the run, and stape denote the server state.
- 3. Execute M for T steps: for  $i = 1, \ldots, T$ , do:
  - Emulate a transition step: execute the procedure from Figure 9 (with val<sub>DB</sub>, val<sub>stape</sub> as the values read from the database and the scratch tape, respectively), except for the following changes:
    - In Step 1, set  $\operatorname{\mathsf{addr}_{DB}} = \operatorname{\mathsf{addr}_{stape}} = \operatorname{\mathsf{addr}_{DB,w}} = \operatorname{\mathsf{addr}_w} = 0$  and  $\operatorname{\mathsf{val}_{DB,w}} = 0$ .
    - In Step 2c, do not change the values of  $\mathsf{addr}_{\mathsf{stape}}, \mathsf{addr}_w$ . Also, the execution step also outputs a write instruction  $(\mathsf{addr}_{\mathsf{DB},w}, \mathsf{val}_{\mathsf{DB},w})$  to the database.
  - Access DB and scratch tape: if count  $\leq T$  then for  $j = 1, \ldots, 4$ : execute the procedure from Figure 12.
- 4. **Output:** encrypt  $c = \mathsf{PKE}.\mathsf{Encrypt}(\mathsf{pk}, y; r_{\mathsf{Encrypt}})$  and output c.

Figure 11: RAM machine used in Construction 7

## Emulating a database or scratch tape access in $M_{\mathcal{U}}^{\mathsf{mh}}$

Hard-wired value, internal variables, j: as in Figure 11.

Memory accesses  $\operatorname{addr}_{DB}$ ,  $\operatorname{addr}_{\operatorname{stape}}$ ,  $(\operatorname{addr}_w, \operatorname{val}_w)$ : as in Figure 9, as well as a write instruction  $(\operatorname{addr}_{DB,w}, \operatorname{val}_{DB,w})$  to the database.

- 1. Determine ORAM client input and server state: if j = 1 (i.e., read from database) set  $v = (addr_{DB}, \bot)$ , tape =  $\widetilde{DB}$ , and ck' = ck. If j = 2 (i.e., read from scratch tape) set  $v = (addr_{stape}, \bot)$ , tape = stape and ck' = ck<sub>stape</sub>. If j = 3 (i.e., write to database), set  $v = (addr_{DB,w}, val_{DB,w})$ , tape =  $\widetilde{DB}$  and ck' = ck. If j = 4 (i.e., write to scratch tape), set  $v = (addr_w, val_w)$ , tape = stape and ck' = ck. If j = 4 (i.e., write to scratch tape), set  $v = (addr_w, val_w)$ , tape = stape and ck' = ck<sub>stape</sub>.
- 2. In the following, if j = 1 or j = 4 then use the ASR-ORAM client, otherwise use the ORAM client.
- 3. Initiate ORAM access: run the client from state ck' with input v, to obtain a query q to the physical memory, and an update instruction update to the physical memory. (This results also in an updated client state which is updated in  $M_{\mathcal{U}}^{\mathsf{mh}}$ 's internal state).
- 4. Emulate ORAM access: until the client halts, do:
  - Read the value val written in block q of tape, and perform update on tape.
  - Run the client from state ck, given val as the server's answer to the last query q. The client outputs either the next query q and an update instruction update to the physical memory, or an output value val<sub>out</sub> (in this case, the client halts; in either case, this also results in an updated client state).
- 5. Output: if j = 1 (i.e., a value was read from the database), set  $val_{DB} = val_{out}$ , and if j = 2 (i.e., a value was read from the scratch tape), set  $val_{stape} = val_{out}$ .

Figure 12: Emulating a database or scratch tape access in  $M_{\mathcal{U}}^{\mathsf{mh}}$ 

## The InitLevel procedure

<u>Constants:</u> the encryption key  $\mathsf{sk}$ , and bucket size  $\mathsf{B}$ . <u>Input:</u> the index i of the level to initialized. <u>Operation:</u>

- For every  $0 \le j < 2^i$ :
  - Generate a bucket  $B_j$  of B "empty" blocks (see remark on physical memory block contents in Section 2.3 for a discussion of empty blocks), and encrypt B by computing  $\widetilde{B_j} \leftarrow \text{Encrypt}(\mathsf{sk}, B_j)$ .
  - Upload  $\widetilde{B}_j$  to the server as bucket j in level i.
- Let  $L_i = \left(\widetilde{B_j}\right)_i$  denote the contents of level *i*.

Figure 13: The InitLevel procedure used in Construction 8